Untitled
Abstract: No abstract text available
Text: Pb MSL1 Pb-free * Pb Free Part Customer Name Standard Specification System 3GPP2:BC10 and 3GPP:B5+B18 Rx 50/100ohm Date Part Number F5KY877M0B4NH Version 1.0 a Jan. 30, 2013 Final Table 1.Electrical specifications Passband : 860 ~ 894 MHz Item Condition
|
Original
|
PDF
|
50/100ohm)
F5KY877M0B4NH
|
xilinx TURBO decoder
Abstract: DS275 Turbo Code LogiCORE IP License Terms XC2V500 XC2VP20 Turbo decoder Xilinx RSC11
Text: 3GPP2 Turbo Decoder v1.0 DS275 April 28, 2005 Product Specification Features Applications • Drop-in module for Spartan -3, Spartan-3E, This version of the TCC Turbo Convolution Code decoder is designed to meet the 3GPP2 mobile communication system specification [1].
|
Original
|
PDF
|
DS275
CDMA2000/3GPP2
xilinx TURBO decoder
Turbo Code LogiCORE IP License Terms
XC2V500
XC2VP20
Turbo decoder Xilinx
RSC11
|
Untitled
Abstract: No abstract text available
Text: Pb MSL1 Pb-free * Pb Free Part Customer Name Standard specification System 3GPP2 BC0+BC10 Tx 50/50ohm DATE Aug. 10 , 2011 Part Number F5KA833M0D4DU Version 5.0 f Final Table 1.Electrical specifications Item Condition Insertion Loss Ripple Specification Unit
|
Original
|
PDF
|
50/50ohm)
F5KA833M0D4DU
000pcs.
000pcs
|
Untitled
Abstract: No abstract text available
Text: Data Sheet of SAW Components Note : Murata SAW Component is applicable for Cellular /Cordless phone Terminal relevant market only. Please also read caution at the end of this document. SAW DPX FOR UMTS E850 3GPP:B26/5/6/18/19/GSM850 3GPP2:BC10SC2&3/BC0 Murata part number :SAYFH831MCA0F0A
|
Original
|
PDF
|
B26/5/6/18/19/GSM850
BC10SC2
SAYFH831MCA0F0A
|
Crest factor reduction
Abstract: baseband processor OFDM LTE OFDM FPGA 4G OFDM QPSK simulation lte if filter ofdm amplifier ofdm datasheet PAR ofdm LTE OFDM MIMO 4G LTE PA
Text: White Paper Crest Factor Reduction for OFDM-Based Wireless Systems Introduction Orthogonal frequency division multiplexing OFDM is regarded widely as the key underlying air interface technology for wireless systems such as WiMAX, 3GPP long-term evolution (LTE), and 3GPP2 ultra-mobile
|
Original
|
PDF
|
|
vhdl codes for Return to Zero encoder in fpga
Abstract: rsc Encoder Turbo Decoder turbo encoder design using xilinx DS604 vhdl code for CDMA turbo-code convolution encoder with interleaver turbo codes using vhdl MULT18X18S
Text: 3GPP2 Turbo Encoder v2.0 DS604 April 2, 2007 Product Specification Features LogiCORE Facts • Drop-in module for Virtex -II, Virtex-II Pro, Virtex-4, Virtex-5, Spartan™-3, Spartan-3E, Spartan-3A/3AN/3A DSP FPGAs Core Specifics • Implements the 3GPP2/CDMA-2000 Turbo Encoder
|
Original
|
PDF
|
DS604
3GPP2/CDMA-2000
vhdl codes for Return to Zero encoder in fpga
rsc Encoder
Turbo Decoder
turbo encoder design using xilinx
vhdl code for CDMA
turbo-code
convolution encoder with interleaver
turbo codes using vhdl
MULT18X18S
|
Convolutional Encoder
Abstract: Convolutional CORE i3 block diagram Convolutional Puncturing Pattern LFEC20E-5F672C GP113
Text: Block Convolutional Encoder September 2004 IP Data Sheet Features General Description • Compatible with the Following Standards: IEEE 802.16, IEEE 802.16a, IEEE 802.11a, 3GPP, 3GPP2 and DVB-S Lattice’s Block Convolutional Encoder IP core is a parameterizable core for convolutional encoding of a
|
Original
|
PDF
|
|
Untitled
Abstract: No abstract text available
Text: Pb MSL1 Pb-free * Pb Free Part Customer Name Standard specification System 3GPP2 BC0+BC10 Rx 50/100ohm DATE Part Number F5KY878M0B4ND Version 1.0 a June 30, 2010 Table 1.Electrical specifications Item Condition Insertion Loss Ripple Specification Unit Min.
|
Original
|
PDF
|
50/100ohm)
F5KY878M0B4ND
B5KY878M0B4ND-Y
F5KY878M0B4ND-YAS
F5KY878M0B4ND-Q
000pcs.
000pcs
|
Untitled
Abstract: No abstract text available
Text: TMS320TCI100 FIXEDĆPOINT DIGITAL SIGNAL PROCESSOR SPRS218H − MAY 2003 − REVISED JUNE 2006 D Highest-Performance Fixed-Point Digital D D D D D Signal Processors DSPs − 1.67-, 1.39-ns Instruction Cycle Time − 600-, 720-MHz Clock Rate − Eight 32-Bit Instructions/Cycle
|
Original
|
PDF
|
TMS320TCI100
SPRS218H
39-ns
720-MHz
32-Bit
TCI100/C6416
TMS320C64x
32-/40-Bit)
32-Bit,
16-Bit,
|
D6PE2G140P3AW
Abstract: FAR-D5PE-881M50-P3EY F6QG2G140P2KA JISC60068-2-21 G6QH2G140N2LA D6HH1G960BH97 F6KB2G595B4HS D5NG782M0M15Z F6KA2G436A4VE D5PE942M5P3GT
Text: Notice for TAIYO YUDEN products Please read this notice before using the TAIYO YUDEN products. REMINDERS • Product information in this catalog is as of October 2011. All of the contents specified herein are subject to change without notice due to technical improvements, etc. Therefore, please check for the latest information carefully before practical application or usage of the Products.
|
Original
|
PDF
|
110sec.
10sec.
D6PE2G140P3AW
FAR-D5PE-881M50-P3EY
F6QG2G140P2KA
JISC60068-2-21
G6QH2G140N2LA
D6HH1G960BH97
F6KB2G595B4HS
D5NG782M0M15Z
F6KA2G436A4VE
D5PE942M5P3GT
|
Untitled
Abstract: No abstract text available
Text: TMS320C6414T, TMS320C6415T, TMS320C6416T FIXEDĆPOINT DIGITAL SIGNAL PROCESSORS SPRS226F − NOVEMBER 2003 − REVISED MARCH 2005 D Highest-Performance Fixed-Point DSPs D D D D D − 1.67-/1.39-/1.17-/1-ns Instruction Cycle − 600-/720-/850-MHz, 1-GHz Clock Rate
|
Original
|
PDF
|
TMS320C6414T,
TMS320C6415T,
TMS320C6416T
SPRS226F
17-/1-ns
600-/720-/850-MHz,
32-Bit
C6414/15/16
TMS320C64x
32-/40-Bit)
|
Untitled
Abstract: No abstract text available
Text: SMJ320C6414, SMJ320C6415, SMJ320C6416 FIXEDĆPOINT DIGITAL SIGNAL PROCESSORS SGUS050A − JANUARY 2004 − REVISED MARCH 2004 D Highest-Performance Fixed-Point Digital D D D D D Signal Processors DSPs − 2-, 1.67-, 1.39-ns Instruction Cycle Time − 600-MHz Clock Rate
|
Original
|
PDF
|
SMJ320C6414,
SMJ320C6415,
SMJ320C6416
SGUS050A
39-ns
600-MHz
32-Bit
C6414/15/16
TMS320C64xï
32-/40-Bit)
|
Untitled
Abstract: No abstract text available
Text: SM320C6414-EP, SM320C6415-EP, SM320C6416-EP FIXED-POINT DIGITAL SIGNAL PROCESSORS www.ti.com SGUS043D – MAY 2003 – REVISED SEPTEMBER 2008 1 Introduction 1.1 Features • • • • • • • Highest-Performance Fixed-Point Digital Signal Processors DSPs
|
Original
|
PDF
|
SM320C6414-EP,
SM320C6415-EP,
SM320C6416-EP
SGUS043D
500-MHz
32-Bit
C6414/15/16
TMS320C64xâ
|
BR17
Abstract: No abstract text available
Text: TMS320C6474 SPRS552H – OCTOBER 2008 – REVISED APRIL 2011 www.ti.com TMS320C6474 Multicore Digital Signal Processor 1 Features 12 • Key Features – High-Performance Multicore DSP C6474 – Instruction Cycle Time: 0.83 ns (1.2-GHz Device); 1 ns (1-GHz Device); 1.18 ns
|
Original
|
PDF
|
TMS320C6474
SPRS552H
TMS320C6474
C6474)
850-MHz
TMS320C64x+
16-/32-Bit
DDR2-667
BR17
|
|
Untitled
Abstract: No abstract text available
Text: SM320C6455-EP FIXED-POINT DIGITAL SIGNAL PROCESSOR Data Manual JANUARY 2008 SPRS462B SM320C6455-EP FIXED-POINT DIGITAL SIGNAL PROCESSOR Data Manual Literature Number: SPRS462B SEPTEMBER 2007 – Revised JANUARY 2008 PRODUCTION DATA information is current as of publication date.
|
Original
|
PDF
|
SM320C6455-EP
SPRS462B
|
Untitled
Abstract: No abstract text available
Text: TMS320C6414, TMS320C6415, TMS320C6416 FIXED-POINT DIGITAL SIGNAL PROCESSORS SPRS146N − FEBRUARY 2001 − REVISED MAY 2005 D Highest-Performance Fixed-Point Digital D D D D D Signal Processors DSPs − 2-, 1.67-, 1.39-ns Instruction Cycle Time − 500-, 600-, 720-MHz Clock Rate
|
Original
|
PDF
|
TMS320C6414,
TMS320C6415,
TMS320C6416
SPRS146N
39-ns
720-MHz
32-Bit
C6414/15/16
TMS320C64xâ
32-/40-Bit)
|
GC1115
Abstract: No abstract text available
Text: GC1115 www.ti.com SLWS144 – FEBRUARY 2005 Crest Factor Reduction Processor FEATURES APPLICATIONS • • • • • • • • • • • • • • Significantly Reduces Signal Peaks to ≥ 6 dB PAR One 20-MHz or 2 Independent 10-MHz Channels Programmable Output PAR Down to 6 dB
|
Original
|
PDF
|
GC1115
SLWS144
20-MHz
10-MHz
cdma2000
S0010
256-ball
cdma2000)
DAC5687
GC111ifiers
GC1115
|
MAR105
Abstract: No abstract text available
Text: SM320C6414-EP, SM320C6415-EP, SM320C6416-EP FIXED-POINT DIGITAL SIGNAL PROCESSORS www.ti.com SGUS043D – MAY 2003 – REVISED SEPTEMBER 2008 1 Introduction 1.1 Features • • • • • • • Highest-Performance Fixed-Point Digital Signal Processors DSPs
|
Original
|
PDF
|
SM320C6414-EP,
SM320C6415-EP,
SM320C6416-EP
SGUS043D
500-MHz
32-Bit
C6414/15/16
TMS320C64xâ
MAR105
|
Untitled
Abstract: No abstract text available
Text: SMJ320C6414, SMJ320C6415, SMJ320C6416 FIXEDĆPOINT DIGITAL SIGNAL PROCESSORS SGUS050A − JANUARY 2004 − REVISED MARCH 2004 D Highest-Performance Fixed-Point Digital D D D D D Signal Processors DSPs − 2-, 1.67-, 1.39-ns Instruction Cycle Time − 600-MHz Clock Rate
|
Original
|
PDF
|
SMJ320C6414,
SMJ320C6415,
SMJ320C6416
SGUS050A
39-ns
600-MHz
32-Bit
C6414/15/16
TMS320C64xï
32-/40-Bit)
|
Untitled
Abstract: No abstract text available
Text: SMJ320C6414, SMJ320C6415, SMJ320C6416 FIXEDĆPOINT DIGITAL SIGNAL PROCESSORS SGUS050A − JANUARY 2004 − REVISED MARCH 2004 D Highest-Performance Fixed-Point Digital D D D D D Signal Processors DSPs − 2-, 1.67-, 1.39-ns Instruction Cycle Time − 600-MHz Clock Rate
|
Original
|
PDF
|
SMJ320C6414,
SMJ320C6415,
SMJ320C6416
SGUS050A
39-ns
600-MHz
32-Bit
C6414/15/16
TMS320C64xï
32-/40-Bit)
|
7813 Texas Instruments Transistor
Abstract: TMS320C6000 TMS320C6474 C6000 C6474 C64X DDR2-667 SPRS552H BR17
Text: TMS320C6474 SPRS552H – OCTOBER 2008 – REVISED APRIL 2011 www.ti.com TMS320C6474 Multicore Digital Signal Processor 1 Features 12 • Key Features – High-Performance Multicore DSP C6474 – Instruction Cycle Time: 0.83 ns (1.2-GHz Device); 1 ns (1-GHz Device); 1.18 ns
|
Original
|
PDF
|
TMS320C6474
SPRS552H
TMS320C6474
C6474)
850-MHz
TMS320C64x
16-/32-Bit
DDR2-667
7813 Texas Instruments Transistor
TMS320C6000
C6000
C6474
C64X
SPRS552H
BR17
|
Untitled
Abstract: No abstract text available
Text: TMS320C6455 Fixed-Point Digital Signal Processor www.ti.com SPRS276F – MAY 2005 – REVISED MARCH 2007 1 TMS320C6455 Fixed-Point Digital Signal Processor 1.1 Features • • • • • • • High-Performance Fixed-Point DSP C6455 – 1.39-, 1.17 and 1-ns Instruction Cycle Time
|
Original
|
PDF
|
TMS320C6455
SPRS276F
C6455)
720-MHz,
850-MHz,
32-Bit
16-Bits)
TMS320C64x
16-Bit)
|
MAR138
Abstract: No abstract text available
Text: TMS320C6414T, TMS320C6415T, TMS320C6416T FIXEDĆPOINT DIGITAL SIGNAL PROCESSORS SPRS226M − NOVEMBER 2003 − REVISED APRIL 2009 D Highest-Performance Fixed-Point DSPs D D D D D − 1.67-/1.39-/1.17-/1-ns Instruction Cycle − 600-/720-/850-MHz, 1-GHz Clock Rate
|
Original
|
PDF
|
TMS320C6414T,
TMS320C6415T,
TMS320C6416T
SPRS226M
17-/1-ns
600-/720-/850-MHz,
32-Bit
C6414/15/16
TMS320C64x
32-/40-Bit)
MAR138
|
mar105
Abstract: EMIFA OMAP
Text: SM320C6414-EP, SM320C6415-EP, SM320C6416-EP FIXED-POINT DIGITAL SIGNAL PROCESSORS www.ti.com SGUS043D – MAY 2003 – REVISED SEPTEMBER 2008 1 Introduction 1.1 Features • • • • • • • Highest-Performance Fixed-Point Digital Signal Processors DSPs
|
Original
|
PDF
|
SM320C6414-EP,
SM320C6415-EP,
SM320C6416-EP
SGUS043D
500-MHz
32-Bit
C62xTM
C6414/15/16
TMS320C64xTM
mar105
EMIFA OMAP
|