Please enter a valid full or partial manufacturer part number with a minimum of 3 letters or numbers

    74F109 Search Results

    74F109 Result Highlights (3)

    Part ECAD Model Manufacturer Description Download Buy
    SN74F109N Texas Instruments Dual J-K Positive-Edge-Triggered Flip-Flops With Clear And Preset 16-PDIP 0 to 70 Visit Texas Instruments Buy
    SN74F109DR Texas Instruments Dual J-K Positive-Edge-Triggered Flip-Flops With Clear And Preset 16-SOIC 0 to 70 Visit Texas Instruments Buy
    SN74F109D Texas Instruments Dual J-K Positive-Edge-Triggered Flip-Flops With Clear And Preset 16-SOIC 0 to 70 Visit Texas Instruments Buy
    SF Impression Pixel

    74F109 Price and Stock

    Texas Instruments SN74F109D

    IC FF JK TYPE DUAL 1BIT 16SOIC
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    DigiKey SN74F109D Tube 629 1
    • 1 $0.92
    • 10 $0.659
    • 100 $0.92
    • 1000 $0.46471
    • 10000 $0.46471
    Buy Now
    Rochester Electronics SN74F109D 12,700 1
    • 1 $0.4236
    • 10 $0.4236
    • 100 $0.3982
    • 1000 $0.3601
    • 10000 $0.3601
    Buy Now

    Texas Instruments SN74F109N

    IC FF JK TYPE DUAL 1BIT 16DIP
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    DigiKey SN74F109N Tube 447 1
    • 1 $0.89
    • 10 $0.637
    • 100 $0.5046
    • 1000 $0.4351
    • 10000 $0.40728
    Buy Now
    Mouser Electronics SN74F109N 452
    • 1 $0.89
    • 10 $0.574
    • 100 $0.471
    • 1000 $0.435
    • 10000 $0.4
    Buy Now
    Bristol Electronics SN74F109N 725 13
    • 1 -
    • 10 -
    • 100 $0.2681
    • 1000 $0.132
    • 10000 $0.132
    Buy Now
    SN74F109N 395
    • 1 -
    • 10 -
    • 100 -
    • 1000 -
    • 10000 -
    Get Quote
    SN74F109N 383
    • 1 -
    • 10 -
    • 100 -
    • 1000 -
    • 10000 -
    Get Quote
    SN74F109N 11
    • 1 -
    • 10 -
    • 100 -
    • 1000 -
    • 10000 -
    Get Quote
    Rochester Electronics SN74F109N 12,766 1
    • 1 $0.4083
    • 10 $0.4083
    • 100 $0.3838
    • 1000 $0.3471
    • 10000 $0.3471
    Buy Now
    ComSIT USA SN74F109N 3,550
    • 1 -
    • 10 -
    • 100 -
    • 1000 -
    • 10000 -
    Get Quote
    Chip 1 Exchange SN74F109N 48
    • 1 -
    • 10 -
    • 100 -
    • 1000 -
    • 10000 -
    Get Quote
    Component Electronics, Inc SN74F109N 129
    • 1 $0.77
    • 10 $0.77
    • 100 $0.58
    • 1000 $0.5
    • 10000 $0.5
    Buy Now

    Rochester Electronics LLC 74F109PC

    IC FF JK TYPE DUAL 1BIT 16DIP
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    DigiKey 74F109PC Tube 2,269
    • 1 -
    • 10 -
    • 100 -
    • 1000 -
    • 10000 $0.15
    Buy Now

    onsemi 74F109PC

    IC FF JK TYPE DUAL 1BIT 16DIP
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    DigiKey 74F109PC Tube
    • 1 -
    • 10 -
    • 100 -
    • 1000 -
    • 10000 -
    Buy Now

    Rochester Electronics LLC 74F109SJ

    IC FF JK TYPE DUAL 1BIT 16SOP
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    DigiKey 74F109SJ Tube 1,402
    • 1 -
    • 10 -
    • 100 -
    • 1000 -
    • 10000 $0.21
    Buy Now

    74F109 Datasheets (27)

    Part ECAD Model Manufacturer Description Curated Datasheet Type PDF
    74F109 Fairchild Semiconductor Dual JK# Positive Edge-Triggered Flip-Flop Original PDF
    74F109 Fairchild Semiconductor Dual JK Positive Edge-Triggered Flip-Flop Original PDF
    74F109 National Semiconductor Dual JK Positive Edge-Triggered Flip-Flop Original PDF
    74F109 Philips Semiconductors Positive J-K positive edge-triggered flip-flops Original PDF
    74F109A Signetics Flip-Flop Original PDF
    74F109DC Unknown Historical semiconductor price guide (US$ - 1998). From our catalog scanning project. Historical PDF
    74F109PC Fairchild Semiconductor Dual JK Positive Edge-Triggered Flip-Flop Original PDF
    74F109PC Fairchild Semiconductor Dual JK Positive Edge-Triggered Flip-Flop Original PDF
    74F109PC National Semiconductor Dual JK Positive Edge-Triggered Flip-Flop Original PDF
    74F109PC Unknown Historical semiconductor price guide (US$ - 1998). From our catalog scanning project. Historical PDF
    74F109PC_NL Fairchild Semiconductor Dual J-K Positive Edge-Triggered Flip-Flop Original PDF
    74F109PCQR Unknown Historical semiconductor price guide (US$ - 1998). From our catalog scanning project. Historical PDF
    74F109PCX Fairchild Semiconductor Dual JK Positive Edge-Triggered Flip-Flop Original PDF
    74F109QC Unknown Historical semiconductor price guide (US$ - 1998). From our catalog scanning project. Historical PDF
    74F109SC Fairchild Semiconductor Dual JK Positive Edge-Triggered Flip-Flop Original PDF
    74F109SC National Semiconductor Dual J Inverted K Positive Edge-Triggered Flip-Flop Original PDF
    74F109SC Unknown Historical semiconductor price guide (US$ - 1998). From our catalog scanning project. Historical PDF
    74F109SC_NL Fairchild Semiconductor Dual J-K Positive Edge-Triggered Flip-Flop Original PDF
    74F109SCX Fairchild Semiconductor Dual JK# Positive Edge-Triggered Flip-Flop Original PDF
    74F109SCX National Semiconductor Dual J Inverted K Positive Edge-Triggered Flip-Flop Original PDF

    74F109 Datasheets Context Search

    Catalog Datasheet MFG & Type Document Tags PDF

    motorola F74

    Abstract: 74F109
    Text: The MC54/74F109 consists of two high-speed, completely independent transition clocked JK flip-flops. The clocking operation is independent of rise and fall times of the clock waveform. The JK design allows operation as a D flip-flop refer to F74 data sheet by connecting the J and K inputs together.


    Original
    MC54/74F109 motorola F74 74F109 PDF

    74F109

    Abstract: 9471 54F109DM 54F109FM 54F109LM 74F109PC 74F109SC 74F109SJ F109 J16A
    Text: 54F 74F109 Dual JK Positive Edge-Triggered Flip-Flop General Description The ’F109 consists of two high-speed completely independent transition clocked JK flip-flops The clocking operation is independent of rise and fall times of the clock waveform The JK design allows operation as a D flip-flop refer to ’F74


    Original
    74F109 74F109PC 16-Lead 20-3A 74F109 9471 54F109DM 54F109FM 54F109LM 74F109PC 74F109SC 74F109SJ F109 J16A PDF

    74F109

    Abstract: 74F109PC 74F109SC 74F109SJ F109 M16A M16D MS-001 N16E
    Text: Revised November 1999 74F109 Dual JK Positive Edge-Triggered Flip-Flop General Description Asynchronous Inputs: The F109 consists of two high-speed, completely independent transition clocked JK flip-flops. The clocking operation is independent of rise and fall times of the clock waveform.


    Original
    74F109 74F109SC 16-Lead MS-012, 74F109 74F109PC 74F109SC 74F109SJ F109 M16A M16D MS-001 N16E PDF

    74F109

    Abstract: F109 74F109PC 74F109SC 74F109SJ M16A M16D MS-001 N16E 74f109 fairchild
    Text: Revised September 2000 74F109 Dual JK Positive Edge-Triggered Flip-Flop General Description Asynchronous Inputs: The F109 consists of two high-speed, completely independent transition clocked JK flip-flops. The clocking operation is independent of rise and fall times of the clock waveform.


    Original
    74F109 74F109SC 16-Lead MS-012, 74F109 F109 74F109PC 74F109SC 74F109SJ M16A M16D MS-001 N16E 74f109 fairchild PDF

    schmitt trigger non inverting

    Abstract: 74F864 3 bit magnitude comparator 74F154 74F579 74F5300 equivalent multiplexer 30 pin QUAD D FLIP-FLOP "FAST TTL" 74*545
    Text: Philips Semiconductors Section 2 FAST TTL Logic Devices FAST TTL Logic Series CONTENTS 74F00 74F02 74F04 74F06 74F06A 74F07 74F07A 74F08 74F10 74F11 74F14 74F20 74F27 74F30 74F32 74F37 74F38 74F51 74F64 74F74 74F85 74F86 74F109 74F112 74F113 74F125 74F126


    Original
    74F00 74F02 74F04 74F06 74F06A 74F07 74F07A 74F08 74F10 74F11 schmitt trigger non inverting 74F864 3 bit magnitude comparator 74F154 74F579 74F5300 equivalent multiplexer 30 pin QUAD D FLIP-FLOP "FAST TTL" 74*545 PDF

    74F109

    Abstract: 74F109PC 74F109SC 74F109SJ F109 M16A M16D MS-001 N16E
    Text: Revised January 1999 74F109 Dual JK Positive Edge-Triggered Flip-Flop General Description LOW input to CD sets Q to LOW level The F109 consists of two high-speed, completely independent transition clocked JK flip-flops. The clocking operation is independent of rise and fall times of the clock waveform.


    Original
    74F109 74F109SC 16-Lead MS-012, 74F109 74F109PC 74F109SC 74F109SJ F109 M16A M16D MS-001 N16E PDF

    LM358 vs LM741

    Abstract: LM607CN LM324 vs LM741 LM337 TO-92 L308A L1117-3.3 LM2980 LM741 vs. LM324 m6 sot-23 pinout datasheet of IC 74LS90
    Text: National Semiconductor to Texas Instruments Cross-Reference National Semiconductor GPN 74AC74 74AC74 74ACT00 74ACT374 74ACT374 74ACT374 74ACT374 74ACT374 74ACT374 74ACT374 74ACT374 74ACT74 74ACT74 74F109 74F109 74F151A 74F151A 74F151A 74F153 74F153 74F153


    Original
    74AC74 74ACT00 74ACT374 LM358 vs LM741 LM607CN LM324 vs LM741 LM337 TO-92 L308A L1117-3.3 LM2980 LM741 vs. LM324 m6 sot-23 pinout datasheet of IC 74LS90 PDF

    74F109

    Abstract: I74F109D I74F109N N74F109D N74F109N
    Text: Philips Semiconductors FAST Products Product specification Postive J-K positive edge-triggered flip-flops FEATURE 74F109 PIN CONFIGURATION • Industrial temperature range available –40°C to +85°C RD0 1 16 VCC J0 2 15 RD1 DESCRIPTION The 74F109 is a dual positive edge-triggered JK-type flip-flop


    Original
    74F109 74F109 500ns SF00006 I74F109D I74F109N N74F109D N74F109N PDF

    74F109

    Abstract: I74F109D I74F109N N74F109D N74F109N 74F109DC
    Text: INTEGRATED CIRCUITS 74F109 Positive J-K positive edge-triggered flip-flops Product specification IC15 Data Handbook Philips Semiconductors 1990 Oct 23 Philips Semiconductors Product specification Postive J-K positive edge-triggered flip-flops FEATURE 74F109


    Original
    74F109 74F109 I74F109D I74F109N N74F109D N74F109N 74F109DC PDF

    dual d flip-flop

    Abstract: t flipflop 74F109
    Text: MOTOROLA DUAL JK POSITIVE EDGE-TRIGGERED FLIP-FLOP The MC54/74F109 consists of two high-speed, completely independent transition clocked JK flip-flops. The clocking_operation is independent of rise and fall times of the clock waveform. The JK design allows operation as a D


    OCR Scan
    MC54/74F109 dual d flip-flop t flipflop 74F109 PDF

    74f740

    Abstract: 74F5074D
    Text: Philip* Semlconductora-Signetic* FAST Producto Product »pacification Synchronizing dual J - K positive edge-triggered flip-flop with metastable immune characteristics FEATURE • Pinout compatible with 74F109 • Metastable immune characteristics • Output skew guaranteed less than 1.5ns


    OCR Scan
    74F50109 74F109 74F5074 74F50728 See74F50729 150MHz 500ns 74f740 74F5074D PDF

    a215c

    Abstract: 74F109 74F109PC 74F109SC 74F109SJ F109 M16A M16D MS-001 N16E
    Text: A p riM 9 8 8 Revised January 1999 74F109^ Dual JK Positive Edge-Triggered Flip-Flop General Description LOW input to Cp sets Q to LOW level T he F 1 09 consists of tw o high-speed, com pletely indepen­ dent transition clocked JK flip-flops. The clocking operation


    OCR Scan
    74F109^ a215c 74F109 74F109PC 74F109SC 74F109SJ F109 M16A M16D MS-001 N16E PDF

    74F109

    Abstract: No abstract text available
    Text: *p n l1 9 , æ Revised January 1999 SEMICONDUCTOR TM 74F109 Dual JK Positive Edge-Triggered Flip-Flop General Description LOW input to C q sets Q to LOW level The F109 consists of tw o high-speed, com pletely indepen­ den t transition clocked JK flip-flops. The clocking operation


    OCR Scan
    74F109 74F109SC 74F109SJ 74F109PC PDF

    74F109

    Abstract: No abstract text available
    Text: Product specification Philips Semiconductors-Signetics FAST Products Positive J -K positive edge-triggered flip-flops FEATURE TYPE • Industrial temperature range available -40°C to +85°C 74F109 DESCRIPTION The 74F109 is a dual positive edgetriggered JK-type flip-flop featuring in­


    OCR Scan
    74F109 74F109 40-pin VSO-40) 1CC0-13â 56-pin VSO-56) B/B44 44-pin PDF

    Untitled

    Abstract: No abstract text available
    Text: o o> National Semiconductor 54F/74F109 Dual JK Positive Edge-Triggered Flip-Flop General Description Asynchronous Inputs: LOW input to S d sets Q to HIGH level LOW input to C q sets Q to LOW level Clear and Set are independent of clock _ Simultaneous LOW on C q and S q makes both Q and Q


    OCR Scan
    54F/74F109 PDF

    74F109

    Abstract: No abstract text available
    Text: Signetics 74F109 FLIP-FLOP Dual J-K Positive Edge-Triggered Flip-Flops FAST Products DESCRIPTION The 74F109 is a dual positive edge-triggered JK-type flip-flop featuring individual J, K, Clock, Set and Reset inputs; also true and complementary outputs. Set S . and Reset (R ) are asynchronous


    OCR Scan
    74F109 74F109 500ns PDF

    74F109

    Abstract: 74LS245N I74F109D I74F109N N74F109D N74F109N
    Text: Product specification Philips S em ico n d u cto rs-S ig n e tics FAST Products Positive J -K positive edge-triggered flip-flops FEATURE TYPE • Industrial temperature range available -40°C to +85°C 74F109 DESCRIPTION The 74F109 is a dual positive edgetriggered JK-type flip-flop featuring in­


    OCR Scan
    74F109 20-pin 300-mil) D/D24 24-pin 28-pin 40-pin 74LS245N I74F109D I74F109N N74F109D N74F109N PDF

    Untitled

    Abstract: No abstract text available
    Text: tß National Semiconductor 54F/74F109 Dual JK Positive Edge-Triggered Flip-Flop General Description The 'F109 consists of two high-speed, completely indepen­ dent transition clocked JR flip-flops. The clocking operation is independent of rise and fall times of the clock waveform.


    OCR Scan
    54F/74F109 74F109PC 54F109DM 74F109SC 74F109SJ PDF

    74F109

    Abstract: No abstract text available
    Text: 109 54F/74F109 Connection Diagrams Dual JK Positive Edge-Triggered Flip-Flop C d i j_ j Description ,[T T i] vcc * Cd , Jl C d o — is] C K, [ T — O Ki The ’F 1 0 9 j;o n s is ts o f tw o high-speed, com p le te ly independent tra n sitio n clo cked JK flip -flop s. The clo ckin g operation is independent o f rise and


    OCR Scan
    54F/74F109 F109j 54F/74F 74F109 PDF

    fan 7320

    Abstract: fairchild fan 7320 74F109 74F109PC 74F109SC 74F109SJ F109 M16A M16D MS-001
    Text: A p n i1 9 8 8 jgmmmmmmmmmmmmmmmmmmmmmmmmmmmmmmmmmmmmmmmmmm ReVISed N OVem D6T 1 99 9 S E M IC O N D U C T O R TM 74F109_ Dual JK Positive Edge-Triggered Flip-Flop General Description A s y n c h ro n o u s In p u ts : T h e F 1 0 9 c o n s is ts o f tw o _ h ig h -s p e e d , c o m p le te ly in d e p e n ­


    OCR Scan
    74F109_ 74F109SC 16-Lead fan 7320 fairchild fan 7320 74F109 74F109PC 74F109SJ F109 M16A M16D MS-001 PDF

    74F109

    Abstract: I74F109D I74F109N N74F109D N74F109N n74f10
    Text: Philips Semiconductors-Signetics FAST Products Product specification Positive J -K positive edge-triggered flip-flops 74F109 FEATURE TYPE TYPICAL f.« , TYPICAL SUPPLY CURRENT TOTAL • Industrial tem perature range 74F109 125MHz 12.3mA available ( - 4 0 ° C to + 8 5 °C )


    OCR Scan
    74F109 500ns I74F109D I74F109N N74F109D N74F109N n74f10 PDF

    KIS-2

    Abstract: 74F109
    Text: 109 54F/74F109 Connection Diagrams Dual J K Positive Edge-Triggered Flip-Flop Description The ’ F109 c o n s is ts of tw o high-speed, co m p le te ly in dependent tran sitio n clo ck e d J K flip-flops. The c lo c k in g operation is in dependent o f rise and


    OCR Scan
    54F/74F109 54F/74F KIS-2 74F109 PDF

    74F109

    Abstract: No abstract text available
    Text: Product specification Philips Semiconductors—Signetics FAST Products Positive J -K positive edge-triggered flip-flops FEATURE TYPE • Industrial temperature range available -40°C to +85°C 74F109 DESCRIPTION The 74F109 is a dual positive edgetriggered JK-type flip-flop featuring in­


    OCR Scan
    74F109 125MHz 74F109 500ns PDF

    74F109

    Abstract: No abstract text available
    Text: SN54F109, 74F109 DUAL J-K POSITIVE-EDGE-TRIGGERED FLIP-FLOPS WITH CLEAR AND PRESET D2932, MARCH 1 9 8 7 - REVISED JANUARY 1989 SN 54F109 . . . J PACKAGE SN 74F109 . . . D OR N PACKAGE Package Options Include Plastic "Small Outline" Packages, Ceramic Chip Carriers,


    OCR Scan
    SN54F109, SN74F109 D2932, 300-mil 54F109 74F109 54F109 74F109 PDF