74HC1 Search Results
74HC1 Result Highlights (4)
Part |
ECAD Model |
Manufacturer |
Description |
Download |
Buy
|
---|---|---|---|---|---|
74HC14D |
![]() |
CMOS Logic IC, Inverter, SOIC14 |
![]() |
||
TC74HC14AF |
![]() |
CMOS Logic IC, Inverter, SOP14 |
![]() |
||
TC74HC123AF |
![]() |
CMOS Logic IC, Dual Monostable Multivibrator, SOP16 |
![]() |
||
TC74HC14AP |
![]() |
CMOS Logic IC, Hex Inverter, DIP14 |
![]() |
74HC1 Price and Stock
Nexperia 74HC193D,653IC BINARY COUNTER 4-BIT 16SO |
|||||||||||
Distributors | Part | Package | Stock | Lead Time | Min Order Qty | Price | Buy | ||||
![]() |
74HC193D,653 | Digi-Reel | 8,116 | 1 |
|
Buy Now | |||||
Nexperia 74HC1G00GV-Q100HIC GATE NAND 1CH 2-INP SC74A |
|||||||||||
Distributors | Part | Package | Stock | Lead Time | Min Order Qty | Price | Buy | ||||
![]() |
74HC1G00GV-Q100H | Cut Tape | 2,722 | 1 |
|
Buy Now | |||||
![]() |
74HC1G00GV-Q100H | 53,900 | 1 |
|
Buy Now | ||||||
Diodes Incorporated 74HC125T14-13IC BUFFER NON-INVERT 6V 14TSSOP |
|||||||||||
Distributors | Part | Package | Stock | Lead Time | Min Order Qty | Price | Buy | ||||
![]() |
74HC125T14-13 | Cut Tape | 2,444 | 1 |
|
Buy Now | |||||
![]() |
74HC125T14-13 | 1 |
|
Get Quote | |||||||
![]() |
74HC125T14-13 | 2,500 | 10 Weeks | 2,500 |
|
Buy Now | |||||
![]() |
74HC125T14-13 | 20,000 | 1 |
|
Buy Now | ||||||
Nexperia 74HC165D-Q100,118IC SHIFT REGISTER 8BIT 16SOIC |
|||||||||||
Distributors | Part | Package | Stock | Lead Time | Min Order Qty | Price | Buy | ||||
![]() |
74HC165D-Q100,118 | Digi-Reel | 2,186 | 1 |
|
Buy Now | |||||
![]() |
74HC165D-Q100,118 | Cut Tape | 18,927 | 5 |
|
Buy Now | |||||
Nexperia 74HC11PW-Q100JIC GATE AND 3CH 3-INP 14TSSOP |
|||||||||||
Distributors | Part | Package | Stock | Lead Time | Min Order Qty | Price | Buy | ||||
![]() |
74HC11PW-Q100J | Digi-Reel | 1,640 | 1 |
|
Buy Now | |||||
![]() |
74HC11PW-Q100J | 22,500 | 8 Weeks | 7,500 |
|
Buy Now |
74HC1 Datasheets (500)
Part |
ECAD Model |
Manufacturer |
Description |
Curated |
Datasheet Type |
PDF |
PDF Size |
Page count |
|||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
74HC10 |
![]() |
Triple 3-Input NAND Gate | Original | 30.49KB | 5 | ||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
74HC107 |
![]() |
Dual JK flip-flop with reset negative-edge trigger | Original | 50.01KB | 7 | ||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
74HC107D |
![]() |
Dual JK flip-flop with reset negative-edge trigger | Original | 55.15KB | 7 | ||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
74HC107D | Unknown | Historical semiconductor price guide (US$ - 1998). From our catalog scanning project. | Historical | 32.93KB | 1 | ||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
74HC107D,652 |
![]() |
Dual JK flip-flop with reset; negative-edge trigger - Description: Dual J-K Flip-Flop with Reset; Negative-Edge Trigger ; Fmax: 78 MHz; Logic switching levels: CMOS ; Number of pins: 14 ; Output drive capability: +/- 5.2 mA ; Power dissipation considerations: Low Power or Battery Applications ; Propagation delay: 16@5V ns; Voltage: 2.0-6.0 V; Package: SOT108-1 (SO14); Container: Bulk Pack, CECC | Original | 49.98KB | 7 | ||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
74HC107D,653 |
![]() |
Dual JK flip-flop with reset; negative-edge trigger - Description: Dual J-K Flip-Flop with Reset; Negative-Edge Trigger ; Fmax: 78 MHz; Logic switching levels: CMOS ; Number of pins: 14 ; Output drive capability: +/- 5.2 mA ; Power dissipation considerations: Low Power or Battery Applications ; Propagation delay: 16@5V ns; Voltage: 2.0-6.0 V; Package: SOT108-1 (SO14); Container: Reel Pack, SMD, 13", CECC | Original | 49.98KB | 7 | ||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
74HC107DB |
![]() |
Dual JK flip-flop with reset negative-edge trigger | Original | 55.15KB | 7 | ||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
74HC107DB | Unknown | Historical semiconductor price guide (US$ - 1998). From our catalog scanning project. | Historical | 32.93KB | 1 | ||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
74HC107DB,112 |
![]() |
Dual JK flip-flop with reset; negative-edge trigger - Description: Dual J-K Flip-Flop with Reset; Negative-Edge Trigger ; Fmax: 78 MHz; Logic switching levels: CMOS ; Number of pins: 14 ; Output drive capability: +/- 5.2 mA ; Power dissipation considerations: Low Power or Battery Applications ; Propagation delay: 16@5V ns; Voltage: 2.0-6.0 V; Package: SOT337-1 (SSOP14); Container: Tube | Original | 49.98KB | 7 | ||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
74HC107DB,118 |
![]() |
Dual JK flip-flop with reset; negative-edge trigger - Description: Dual J-K Flip-Flop with Reset; Negative-Edge Trigger ; Fmax: 78 MHz; Logic switching levels: CMOS ; Number of pins: 14 ; Output drive capability: +/- 5.2 mA ; Power dissipation considerations: Low Power or Battery Applications ; Propagation delay: 16@5V ns; Voltage: 2.0-6.0 V; Package: SOT337-1 (SSOP14); Container: Reel Pack, SMD, 13" | Original | 49.98KB | 7 | ||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
74HC107DB-T |
![]() |
Dual JK flip-flop with reset negative-edge trigger | Original | 50.01KB | 7 | ||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
74HC107DB-T | Unknown | Historical semiconductor price guide (US$ - 1998). From our catalog scanning project. | Historical | 32.93KB | 1 | ||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
74HC107D-Q100 |
![]() |
Dual JK flip-flop with reset; negative-edge trigger | Original | 138.63KB | 17 | ||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
74HC107D-Q100J |
![]() |
74HC107D-Q100 - 74HC107D-Q100 - Dual JK flip-flop with reset; negative-edge trigger | Original | 138.61KB | 17 | ||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
|
|||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
74HC107D-T |
![]() |
Dual JK flip-flop with reset negative-edge trigger | Original | 50.01KB | 7 | ||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
74HC107D-T | Unknown | Historical semiconductor price guide (US$ - 1998). From our catalog scanning project. | Historical | 32.93KB | 1 | ||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
74HC107DW |
![]() |
Dual JK flip-flop with reset, negative-edge trigger | Original | 55.15KB | 7 | ||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
74HC107N |
![]() |
Dual JK flip-flop with reset negative-edge trigger | Original | 55.15KB | 7 | ||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
74HC107N | Unknown | Historical semiconductor price guide (US$ - 1998). From our catalog scanning project. | Historical | 32.93KB | 1 | ||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
74HC107N,652 |
![]() |
Dual JK flip-flop with reset; negative-edge trigger - Description: Dual J-K Flip-Flop with Reset; Negative-Edge Trigger ; Fmax: 78 MHz; Logic switching levels: CMOS ; Number of pins: 14 ; Output drive capability: +/- 5.2 mA ; Power dissipation considerations: Low Power or Battery Applications ; Propagation delay: 16@5V ns; Voltage: 2.0-6.0 V; Package: SOT27-1 (DIP14); Container: Bulk Pack, CECC | Original | 49.98KB | 7 |
74HC1 Datasheets Context Search
Catalog Datasheet |
Type |
Document Tags |
PDF |
---|---|---|---|
IC 74HC112
Abstract: 74HC112
|
Original |
CD54/74HC112, CD54/74HCT112 SCHS141A HC112 HCT112 loSZZU001B, SDYU001N, SCET004, SCAU001A, CD74HC112E IC 74HC112 74HC112 | |
74HC109Contextual Info: [ /Title CD74H C109, CD74H CT109 /Subject (Dual JK FlipFlop with Set and Reset CD54/74HC109, CD54/74HCT109 Data sheet acquired from Harris Semiconductor SCHS140A Dual J-K Flip-Flop with Set and Reset Positive-Edge Trigger March 1998 - Revised May 2000 Features |
Original |
CD54/74HC109, CD54/74HCT109 SCHS140A HC109 HCT109 SCLA008 SZZU001B, SDYU001N, SCET004, SCAU001A, 74HC109 | |
CD74HC138MT
Abstract: CD74HC138M96E4 74HC138
|
Original |
CD54/74HC138, CD54/74HCT138, CD54/74HC238, CD54/74HCT238 SCHS147I CD54HC138F3A CD54HC238F3A CD54HCT138F3A CD54HCT238F3A CD74HC138E CD74HC138MT CD74HC138M96E4 74HC138 | |
74HC
Abstract: 74HC126 74HC1G126 74HC1G126GV 74HC1G126GW 74HCT126 74HCT1G126 74HCT1G126GV 74HCT1G126GW
|
Original |
74HC1G126; 74HCT1G126 74HC1G126 74HCT1G126 74HC126 74HCT126. HCT1G126 74HC 74HC1G126GV 74HC1G126GW 74HCT126 74HCT1G126GV 74HCT1G126GW | |
21A1
Abstract: 74LV125DB 74HC125 74HCT125 74LV125 74LV125D 74LV125N 74LV125PW JESD22-A114E
|
Original |
74LV125 74LV125 74HC125 74HCT125. 21A1 74LV125DB 74HCT125 74LV125D 74LV125N 74LV125PW JESD22-A114E | |
74HC123
Abstract: 74HCT123 74LV123 74LV123BQ 74LV123D 74LV123DB 74LV123N 74LV123PW SOT736-1
|
Original |
74LV123 74LV123 74HC123; 74HCT123. 74HC123 74HCT123 74LV123BQ 74LV123D 74LV123DB 74LV123N 74LV123PW SOT736-1 | |
CD54HC158
Abstract: CD74HC158 HC157 HC158
|
Original |
CD74H CT157, CT158) CD54HC158 CD74HC158 CD54/74HC157, CD54/74HCT157, HC157 HC158 | |
Contextual Info: [ /Title CD74 HC138 , CD74 HCT13 8, CD74 HC238 , CD74 HCT23 8 /Subject (High Speed CD54/74HC138, CD54/74HCT138, CD54/74HC238, CD54/74HCT238 Data sheet acquired from Harris Semiconductor SCHS147I October 1997 - Revised August 2004 High-Speed CMOS Logic 3- to 8-Line Decoder/ |
Original |
HC138 HCT13 HC238 HCT23 CD54/74HC138, CD54/74HCT138, CD54/74HC238, CD54/74HCT238 SCHS147I CD54HC138F3A | |
74hc169
Abstract: 74HC MM74HC169
|
OCR Scan |
MM54HC169/74HC169 MM54HC169 MM74HC169 54HC169/MM74HC169 74hc169 74HC | |
SCHS142F
Abstract: 74HC123 74HC123 timing application circuits of ic 74HC123 CD54HC123F3A CD54HCT123F3A CD74HC123E CD74HC123M CD74HC123M96 CD74HC123MT
|
Original |
HC123 HCT12 HC423 HCT42 CD54/74HC123, CD54/74HCT123, CD74HC423, CD74HCT423 SCHS142F CD54HC123F3A SCHS142F 74HC123 74HC123 timing application circuits of ic 74HC123 CD54HC123F3A CD54HCT123F3A CD74HC123E CD74HC123M CD74HC123M96 CD74HC123MT | |
HC192Contextual Info: [ /Title CD74 HC192 , CD74 HC193 , CD74 HCT19 3 /Subject (High Speed CMOS Logic Preset- CD54/74HC192, CD54/74HC193, CD54/74HCT193 Data sheet acquired from Harris Semiconductor SCHS163D September 1997 - Revised December 2002 High Speed CMOS Logic Presettable Synchronous 4-Bit Up/Down Counters |
Original |
CD54/74HC192, CD54/74HC193, CD54/74HCT193 SCHS163D HC192, HC193 HCT193 5962-9084801MEA 9084801MEAS2035 CD54HCT193F3A HC192 | |
CD74HCT138/238Contextual Info: Technical Data File N um b er CD54/74HC138, CD54/74HCT138 CD54/74HC238, CD54/74HCT238 1477 HARRIS SEMICOND SECTOR 57E D B 4302E71 DQlTSTh 0 « H A S High-Speed CMOS Logic H C /H C T H C /H C T 238 138 m -v o d f i i ; 12 Y3 - l i — Y4 - y - v s Y6 — — Y7 |
OCR Scan |
CD54/74HC138, CD54/74HCT138 CD54/74HC238, CD54/74HCT238 4302E71 54/74H CD54/74HCT138 54/74HC 54/74HC S4/74HC CD74HCT138/238 | |
74HC123
Abstract: 74HC123D 74hc123 application note 74hc123 application notes 74HCT123D 74HCT123N 74HCT423 74HC123N 74HC423 74HCT123
|
Original |
74HC123; 74HCT123 74HCT123 HCT123 74HC123 74HC123D 74hc123 application note 74hc123 application notes 74HCT123D 74HCT123N 74HCT423 74HC123N 74HC423 | |
Contextual Info: [ /Title CD74 HC139 , CD74 HCT13 9 /Subject (High Speed CMOS Logic Dual 2-to-4 Line Decod CD54/74HC139, CD54/74HCT139 Data sheet acquired from Harris Semiconductor SCHS148B High-Speed CMOS Logic Dual 2-to-4 Line Decoder/Demultiplexer September 1997 - Revised May 2000 |
Original |
CD54/74HC139, CD54/74HCT139 SCHS148B CD4556B 8409201EA CD54HC139F CD54HC139F3A 8409201EA | |
|
|||
C6093
Abstract: 74HC138A HC138A ADI1455 HC138 LS138 MC54HCXXXAJ MC74HCXXXAD MC74HCXXXAN
|
OCR Scan |
MC54/74HC138A/D MC54/74HC138A MC54/74HC138A LS138. HC138A dat54 MK145BP, C60930 C6093 74HC138A ADI1455 HC138 LS138 MC54HCXXXAJ MC74HCXXXAD MC74HCXXXAN | |
74HC181
Abstract: MC74HCXXXN ls181 74HC series j 182 74HC 74HC LOGIC PINOUT
|
OCR Scan |
MC54/74HC181 LS181. MC54HCXXXJ MC74HCXXXN MC74HCXXXJ 74HC181 MC74HCXXXN ls181 74HC series j 182 74HC 74HC LOGIC PINOUT | |
CD74HCT107
Abstract: CD54HC107F3A CD54HCT107F3A CD74HC107E HC107 HCT10
|
Original |
HC107 HCT10 CD54/74HC107, CD54/74HCT107 SCHS139B HC107 HCT107 CD74HCT107 CD54HC107F3A CD54HCT107F3A CD74HC107E HCT10 | |
Contextual Info: GD54/74HC165, GD54/74HCT165 8-BIT PARALLEL-IN/SERIAL-OUT SHIFT REGISTER General Description Pin Configuration These devices are identical in pinout to the 5 4 /74L S 16 5 . This circuit is an 8-bit, parallel-input to serial-output shift register with complementary |
OCR Scan |
GD54/74HC165, GD54/74HCT165 | |
74hc161 application notes
Abstract: 74hc16 hc160 74HC163 54hc binary counters 74HC162 Thomson capacitors lcc M54HCXXXF1R IC 74LS160
|
Original |
M54/74HC160/161 M54/74HC162/163 54/74LS160 M54/74HC160 M54/74HC161 M54/74HC162 M54/74HC163 M54/74HC160, 74hc161 application notes 74hc16 hc160 74HC163 54hc binary counters 74HC162 Thomson capacitors lcc M54HCXXXF1R IC 74LS160 | |
74HC164N PIN DIAGRAM
Abstract: 74hc164n 74HCT164 application note 74HC164 74HCT164 74HCT164BQ 74HC164D 74HC164DB 74HCT164D 74HCT164DB
|
Original |
74HC164; 74HCT164 74HCT164 HCT164 74HC164N PIN DIAGRAM 74hc164n 74HCT164 application note 74HC164 74HCT164BQ 74HC164D 74HC164DB 74HCT164D 74HCT164DB | |
74HC163
Abstract: CP/2014
|
Original |
74HC163; 74HCT163 74HCT163 HCT163 74HC163 CP/2014 | |
74HC163
Abstract: CP/2014
|
Original |
74HC163-Q100; 74HCT163-Q100 74HCT163-Q100 HCT163 74HC163 CP/2014 | |
Contextual Info: 74HC175; 74HCT175 Quad D-type flip-flop with reset; positive-edge trigger Rev. 3 — 31 March 2014 Product data sheet 1. General description The 74HC175; 74HCT175 are high-speed Si-gate CMOS devices which are pin compatible with Low-power Schottky TTL LSTTL . |
Original |
74HC175; 74HCT175 74HCT175 HCT175 | |
PC 74HC139Contextual Info: [ /Title CD74 HC139 , CD74 HCT13 9 /Subject (High Speed CMOS Logic Dual 2-to-4 Line Decod CD54/74HC139, CD54/74HCT139 Data sheet acquired from Harris Semiconductor SCHS148B High-Speed CMOS Logic Dual 2-to-4 Line Decoder/Demultiplexer September 1997 - Revised May 2000 |
Original |
HC139 HCT13 CD54/74HC139, CD54/74HCT139 SCHS148B CD4556B PC 74HC139 |