8F25
Abstract: No abstract text available
Text: îF a sf Lo g ic pi Multiple Digital iy \c SERIES: MDU-38F Delay Units 8 pins DIP T T L Interfaced devices^inc. Features: • Auto-insertable. ■ Completely interfaced for TTL & DTL application. ■ P.C. board space economy achieved. ■ Fits standard 8 pins DIP socket.
|
OCR Scan
|
MDU-38F
-38F-5
-38F-1
8F25
|
PDF
|
Untitled
Abstract: No abstract text available
Text: F a s t L o g ic Multiple Digital Delay Units MDU-28 F S ER IES : 8 pins DIP T T L Interfaced data delay W devices;Inc. Features: • ■ ■ ■ ■ ■ A uto-insertable. Low cost. C o m p le te ly in terfaced for TTL. Low profile. Fits standard 8 pins DIP socket.
|
OCR Scan
|
MDU-28F
MDU-28
MDU-28F-1
MDU-28F-40
|
PDF
|
DPG-41
Abstract: No abstract text available
Text: zFast L o g ic data delay devices; me. Delayed Pulse Generator SERIES: T2L Interfaced 8 pin DIP DPG-41 Features: • ■ ■ ■ Low Cost. Completely interfaced for TTL. Low profile. Fits standard 8 pins DIP socket. Specifications: ■ ■ ■ ■ ■ ■
|
OCR Scan
|
DPG-41
DPG-41
-10-25M
DPG-41-(
|
PDF
|
Untitled
Abstract: No abstract text available
Text: -Fa s t L o g ic Delayed Pulse Generator SERIES: DPG-41 T*L Interlaced 8 pin DIP Features: • ■ ■ ■ Low Cost. Completely interfaced for TTL. Low profile. Fits standard 8 pins DIP socket. Specifications: ■ ■ ■ ■ ■ ■ ■ ■ ■ Delay tolerance: see table.
|
OCR Scan
|
DPG-41
-41-10-25M
L-500-J
DPG-41-(
DPG-41
|
PDF
|
SDA3010
Abstract: 2716 EPROM 3403AC
Text: Application-Oriented Single-Chip Microcomputer SDA3010 MOS IC Type Ordering code Package SDA 3010 Q 67120-C 86 Piggyback 40/24 pins SDA 3010 SDA 2010 - ROM-less Features • 8-bit CPU, RAM, I/O in piggyback package with 40/24 pins • Four analog outputs with 6 bit resolution
|
OCR Scan
|
SDA3010
67120-C
10-bit
SDA3010
2716 EPROM
3403AC
|
PDF
|
0331-015011827100
Abstract: 3603-0-07-21-00-00-08-0
Text: 460-2012:QuarkCatalogTempNew 8/22/12 5:00 PM Page 460 ENCLOSURES A/V, TEST CONNECTORS & IC SOCKETS TEST & MEASUREMENT 2 Pin Receptacles and PC Pins Pin Receptacles PC Solder Mount C B Stock No. Mfr.’s Type 70206477 70206478 70206367 70206479 70206480 70206481
|
Original
|
0331-0150118Hole
0331-015011827100
3603-0-07-21-00-00-08-0
|
PDF
|
Untitled
Abstract: No abstract text available
Text: EFasf L og ic data\</3\\ Programmable Delay Lines delayW devicesYinc. 3 BIT T L Interfaced SERIES: PDU-13F Features: • Digitally program m able in 8 delay steps. ■ Fits standard 14 pins DIP socket. ■ Input & outputs fully T T L interfaced & buffered.
|
OCR Scan
|
PDU-13F
PDU-13F-
PDU-13F-1
PDU-13F-2
PDU-13F-3
PDU-13F-5
PDU-13F-10
PDU-13F-15
PDU-13F-20
PDU-13F-40
|
PDF
|
MDU-28F
Abstract: F125
Text: IF a s t L o g ic Multiple Digital SERIES: MDU-28F MnlloQE _ , „ . a Delay Dnits • P * DIP T I L Interfaced Features: • ■ ■ ■ ■ ■ Auto-insertable. Low cost. Completely interfaced for TTL. Low profile. Fits standard 8 pins DIP socket.
|
OCR Scan
|
MDU-28F-6
MDU-28F-8
MDU-28F-10
MDU-28
MDU-28F
F125
|
PDF
|
Untitled
Abstract: No abstract text available
Text: L O G IC D E V IC E S IN C 2bE D • S S tS ^ O S Q Four 8-bit Registers □ Implements Double 2-Stage Pipe line or Single 4-Stage Pipeline Register Q Hold, Shift, Load Instructions □ Separate Data In and Data Out Pins Q High Speed, Low Power CMOS Technology
|
OCR Scan
|
MILSTD-883,
AM29520
AM29521
24-pin
28-pin
L29C520/521
|
PDF
|
LD3320
Abstract: No abstract text available
Text: L O G IC D E V IC E S IN C 2bE D • S S tS ^ O S Q Four 8-bit Registers □ Implements Double 2-Stage Pipe line or Single 4-Stage Pipeline Register Q Hold, Shift, Load Instructions □ Separate Data In and Data Out Pins Q High Speed, Low Power CMOS Technology
|
OCR Scan
|
L29C520/521
MIL-STD-883,
AM29520
AM29521
24-pin
28-pin
LD3320
|
PDF
|
Untitled
Abstract: No abstract text available
Text: 7a s t Log ic Programmable Delay Lines SERIES: PDU-13F devicesYinc. 3 BIT T2L Interfaced 7 6 6 4 3 2 1 Lead Materia): NicRef-iron alloy 42 TIN PLATE Features: • ■ ■ ■ ■ ■ ■ Digitally program m able in 8 delay steps. Fits standard 14 pins DIP socket.
|
OCR Scan
|
PDU-13F
PDU-13F-
PDU-13F-1
PDU-13F-2
PDU-13F-3
PDU-13F-5
PDU-13F-10
PDU-13F-15
PDU-13F-20
PDU-13F-40
|
PDF
|
Untitled
Abstract: No abstract text available
Text: Ta s t L o g ic data \&& / delay \c devicesVinc. Programmable Delay Lines SERIES: PDU-13F 3 BIT) T2L Interfaced F e a tu re s : • ■ ■ ■ ■ ■ ■ Digitally program m able in 8 delay steps. Fits standard 14 pins DIP socket. Input & outputs fully TTL interfaced & buffered.
|
OCR Scan
|
PDU-13F
PDU-13F-
PDU-13F-1
PDU-13F-2
PDU-13F-3
PDU-13F-5
PDU-13F-10
PDU-13F-15
PDU-13F-20
PDU-13F-40
|
PDF
|
13F4C
Abstract: st schottky
Text: ra s f L o g ic Programmable Delay Lines SERIES: PDU-13F 3 BIT T 2L Interfaced F e a tu re s : • ■ ■ ■ ■ ■ ■ Digitally program m able in 8 delay steps. Fits standard 14 pins DIF* socket. Input & outputs fully TTL interfaced & buffered. Two (2) separate outputs; inverting & non-inverting.
|
OCR Scan
|
PDU-13F
PDU-13F-
PDU-13F-1
PDU-13F-2
PDU-13F-3
PDU-13F-5
PDU-13F-10
PDU-13F-15
PDU-13F-20
PDU-13F-4C)
13F4C
st schottky
|
PDF
|
Untitled
Abstract: No abstract text available
Text: ADVANCE M IC R O N 1 M T5C512K8B2 512K X 8 SRAM SRAM 512Kx 8 SRAM FEATURES • High speed: 1 2,15, 20, 25 and 35ns • High-perform ance, low -pow er, CM OS double-m etal process • M ultiple center power and ground pins for improved noise imm unity • Single +5V ±10% pow er supply
|
OCR Scan
|
T5C512K8B2
512Kx
36-Pin
MT5C512K8B2
MTSC312K8B2
|
PDF
|
|
PIC1655A
Abstract: PIC1656 PIC16655A pic1664b PIC1650A PIC1665 PIC1664 oms 1664 PiC-1655a
Text: jf Nl KA1 IN SIR l M IN I PIC1664 8 Bit Development Microcomputer FEA TU R ES • PIC microcomputer with ROM removed ■ Useful for engineering prototyping of P IC applications ■ PIC ROM address & data lines brought out to pins ■ HALT pin for single stepping or stopping program
|
OCR Scan
|
PIC1664
PIC1650A/1655A
PIC1656
PIC1664
PIC1656.
PIC1655A
PIC16655A
pic1664b
PIC1650A
PIC1665
oms 1664
PiC-1655a
|
PDF
|
Untitled
Abstract: No abstract text available
Text: Programmable Delay Units f e w SERIES: PDU-138 f3LBl,Tt erfaCed d e V iC C S ^ In c F e a tu re s : • ■ ■ ■ ■ ■ ■ ■ Digitally program m able in 8 delay steps. D elay in c re m e n ts o f V i N S thru 5 0 NS. Fits standard 16 pins DIP socket.
|
OCR Scan
|
PDU-138-
PDU-138-1
PDU-138-5
PDU-138-10
PDU-138-15
PDU-138-20
PDU-138-40
PDU-138-50
|
PDF
|
2716 eprom
Abstract: SDA3010 eprom 2716 67120 SDA 2010 SDA2030 A7228 AR10 3010 MOS sab 2716 eprom
Text: Application-Oriented Single-Chip Microcomputer SDA 3010 M OS IC Type O rdering code Package SDA 3010 Q 67120-C 86 Piggyback 40/24 pins SD A 3010 SDA 2010 - ROM-less Features • 8 -bit CPU, RAM, I/O • Four analog outputs with 6 bit resolution • 30 digital I/O lines
|
OCR Scan
|
67120-C
28-2F
10-bit
2716 eprom
SDA3010
eprom 2716
67120
SDA 2010
SDA2030
A7228
AR10
3010 MOS
sab 2716 eprom
|
PDF
|
IDT29FCT520
Abstract: No abstract text available
Text: L29C520/521 □ FV IC E S IN C O R P Q R A T F D DESCRIPTION FEATURES □ Four 8-bit Registers □ Im plem ents Double 2-Stage Pip e line or Single 4-Stage Pipeline Register □ H old, Shift, and Load Instructions □ Separate D ata In and Data O ut Pins
|
OCR Scan
|
L29C520/521
L29C520
L29C521
IDT29FCT520/IDT29FCT521
Am29520/Am29521
L29C520,
IDT29FCT520
|
PDF
|
Untitled
Abstract: No abstract text available
Text: L10C11 D E V IC E S IN C O R P O R A T E D FEATURES q Variable Length 4 or 8-bit Wide Shift Register q Selectable Delay Length from 3 to 18 Stages q Low Power CMOS Technology q Replaces Fairchild TMC2011 q Load, Shift, and Hold Instructions q Separate Data In and Data O ut Pins
|
OCR Scan
|
L10C11
TMC2011
24-pin
28-pin
L10C11
28-pin
MIL-STD-883
|
PDF
|
smd code Yj 18
Abstract: No abstract text available
Text: L29C525 Dual Pipeline Register D E V IC E S IN C O R P O R A T E D FEATURES □ □ □ □ □ □ □ □ □ Dual 8-Deep Pipeline Register Configurable to Single 16-Deep Low Power CMOS Technology Replaces AMD Am29525 Load, Shift, and Hold Instructions Separate Data In and Data Out Pins
|
OCR Scan
|
L29C525
16-Deep
Am29525
28-pin
L29C525
16-level
smd code Yj 18
|
PDF
|
Untitled
Abstract: No abstract text available
Text: L10C11 □ FV IC E S IN C O R P Q R A T F D FEATURES q Variable Length 4 or 8-bit Wide Shift Register q Selectable Delay Length from 3 to 18 Stages q Low Power CMOS Technology q Replaces Fairchild TMC2011 q Load, Shift, and Hold Instructions q Separate Data In and Data Out Pins
|
OCR Scan
|
L10C11
L10C11
28-pin
11JC20
11JC15
MIL-STD-883
|
PDF
|
smd dual diode code A7
Abstract: No abstract text available
Text: L29C525 Dual Pipeline Register DEV IC ES IN C O R PO R A TE D FEATURES □ □ □ □ □ □ □ □ □ D ual 8-Deep Pipeline Register C onfigurable to Single 16-Deep Low Pow er CMOS Technology Replaces AMD Am29525 Load, Shift, an d H old Instructions Separate D ata In and D ata O ut Pins
|
OCR Scan
|
L29C525
16-Deep
Am29525
28-pin
16-level
smd dual diode code A7
|
PDF
|
Untitled
Abstract: No abstract text available
Text: L29C520/521 D E V IC E S IN C O R P O R A T E D DESCRIPTION FEATURES □ Four 8-bit Registers □ Im plem ents Double 2-Stage Pip e line or Single 4-Stage Pipeline Register □ H old, Shift, and Load Instructions □ Separate D ata In and Data O ut Pins
|
OCR Scan
|
L29C520/521
IDT29FCT520/IDT29FCT521
Am29520/Am29521
24-pin
28-pin
L29C520
L29C521
IDT29FCT520/IDT29FCT521
|
PDF
|
MDU-38F
Abstract: 38F3 MDU-38F-10 MDU-38F-40
Text: ìF a s t L o g ic Multiple Digital S ER IES ; MDU-38F Delay Units 8 pins DIP T T L Interfaced data delay devices; me. Features: • A uto-in sertable. ■ C o m p le te ly in terfaced for T T L & DTL ap p licatio n . ■ P.C. board space econom y achieved.
|
OCR Scan
|
MDU-38F
MDU-38F-5
MDU-38F-40
MDU-38F-10
MDU-38F-45
MDU-38F-15
MDU-38F-50
MDU-38F-20
MDU-38F-60
MDU-38F-25
MDU-38F
38F3
|
PDF
|