Please enter a valid full or partial manufacturer part number with a minimum of 3 letters or numbers

    8B/10B ALIGN Search Results

    8B/10B ALIGN Result Highlights (5)

    Part ECAD Model Manufacturer Description Download Buy
    10142890-030A3EHLF Amphenol Communications Solutions BergStak® 0.40mm Self-Alignment Board-to-Board Connector,Vertical Receptacle,30 Positions, Dual Row Visit Amphenol Communications Solutions
    10153465-04BLF Amphenol Communications Solutions Minitek® Pwr 4.2, TPA Aligner, 4 Positions, Black Color, GW Compatible Nylon66. Visit Amphenol Communications Solutions
    10156000-081210LF Amphenol Communications Solutions BergStak 0.50mm Self-Alignment Board-to-Board Connector, Vertical Receptacle, 80 Positions, Dual Row Visit Amphenol Communications Solutions
    10156001-081210LF Amphenol Communications Solutions BergStak 0.50mm Self-Alignment Board-to-Board Connector, Vertical Header 80 Positions, Dual Row Visit Amphenol Communications Solutions
    10142886-030A2EHLF Amphenol Communications Solutions BergStak® 0.40mm Self-Alignment Board-to-Board Connector,Vertical Header,30 Positions, Dual Row Visit Amphenol Communications Solutions

    8B/10B ALIGN Datasheets Context Search

    Catalog Datasheet MFG & Type PDF Document Tags

    Marvell fibre copper

    Abstract: marvell alaska marvell IEEE
    Text: Transceiver Solutions Alaska X 10GBASE-CX4 Transceiver 88X2088 PRODUCT OVERVIEW Dev. 4 PHY XGXS L0 L1 L2 L3 L0 L1 L2 L3 LASI Deserializer 8B/10B Decoder FIFO Dev. 3 PCS 8B/10B Encoder Serializer 8B/10B Encoder FIFO 8B/10B Decoder LASI MDC MDIO INTn Management


    Original
    PDF 10GBASE-CX4 88X2088 88X2088) 10GBASE-X/XAUI 88X2088 10GBASE-LX4 10GBASE-X 24AWG 88X2088-001 Marvell fibre copper marvell alaska marvell IEEE

    virtex-7

    Abstract: Aurora LX240T virtex7 vhdl coding for error correction and detection xilinx virtex-7 Spartan-6 LXT LX240T-FF1156 kintex 7
    Text: LogiCORE IP Aurora 8B/10B v8.1 DS797 April 24, 2012 Product Specification Introduction LogiCORE IP Facts Table The LogiCORE IP Aurora 8B/10B core supports the AMBA protocol AXI4-Stream user interface. The core implements the Aurora 8B/10B protocol using the


    Original
    PDF 8B/10B DS797 virtex-7 Aurora LX240T virtex7 vhdl coding for error correction and detection xilinx virtex-7 Spartan-6 LXT LX240T-FF1156 kintex 7

    virtex-6 ML605 user guide

    Abstract: virtex-7 sp605 verilog code 8 bit LFSR UG476 ARM v7 block diagram virtex7
    Text: LogiCORE IP Aurora 8B/10B v7.1 DS797 October 19, 2011 Product Specification Introduction LogiCORE IP Facts Table The LogiCORE IP Aurora 8B/10B core supports the AMBA protocol AXI4-Stream user interface. The core implements the Aurora 8B/10B protocol using the


    Original
    PDF 8B/10B DS797 virtex-6 ML605 user guide virtex-7 sp605 verilog code 8 bit LFSR UG476 ARM v7 block diagram virtex7

    virtex-6 ML605 user guide

    Abstract: UG353 vhdl code 8 bit LFSR ML605 UCF FILE virtex 5 fpga utilization simple 32 bit LFSR using verilog 65Gbps SP006 virtex-5 ML605 user guide aurora GTX
    Text: LogiCORE IP Aurora 8B/10B v5.3 DS637 January 18, 2012 Product Specification Introduction LogiCORE IP Facts Table The LogiCORE IP Aurora 8B/10B core implements the Aurora 8B/10B protocol using the high-speed serial transceivers on the Virtex -5 LXT, SXT, FXT, and TXT


    Original
    PDF 8B/10B DS637 virtex-6 ML605 user guide UG353 vhdl code 8 bit LFSR ML605 UCF FILE virtex 5 fpga utilization simple 32 bit LFSR using verilog 65Gbps SP006 virtex-5 ML605 user guide aurora GTX

    528-58

    Abstract: A54SX16 A54SX16-2 AC135 VQ100 K28-1 pd6bc
    Text: Application Note AC135 Implementing an 8b/10b Encoder/Decoder for Gigabit Ethernet in the Actel SX FPGA Family Introduction This application note describes how an Actel A54SX16 FPGA was used to implement an 8b/10b encoder/decoder function for a Gigabit Ethernet router.


    Original
    PDF AC135 8b/10b A54SX16 8b/10b 528-58 A54SX16-2 AC135 VQ100 K28-1 pd6bc

    xc3s50atq144

    Abstract: xc3s50a-tq144 xc5vlx20t-ff323 XAPP1112 XAPP1122 vhdl ethernet spartan 3a 16 word 8 bit ram using vhdl K27 v6 K28-1
    Text: Application Note: Virtex-5, Virtex-4, Virtex-II, Virtex-II Pro, Spartan-3, Spartan-3E, Spartan-3A/3A DSP R Parameterizable 8b/10b Decoder Author: Paula Vo XAPP1112 v1.1 November 10, 2008 Summary This application note describes a parameterizable 8b/10b Decoder, and is accompanied by a


    Original
    PDF 8b/10b XAPP1112 xc3s50atq144 xc3s50a-tq144 xc5vlx20t-ff323 XAPP1112 XAPP1122 vhdl ethernet spartan 3a 16 word 8 bit ram using vhdl K27 v6 K28-1

    CY7B923

    Abstract: CY7B933 CY7C42X5 CY7C924ADX
    Text: CY7C924ADX 200 MBaud HOTLink Transceiver Features • Second generation HOTLink® technology • Fibre Channel and ESCON® compliant 8B/10B encoder/decoder • 10 or 12 bit preencoded data path raw mode • 8 or 10 bit encoded data transport (using 8B/10B coding)


    Original
    PDF CY7C924ADX 8B/10B 8B/10B 256-character CY7B923 CY7B933 CY7C42X5 CY7C924ADX

    32C05

    Abstract: CY7B923 CY7B933 CY7C42X5 CY7C924ADX CY7C924ADX-AI
    Text: CY7C924ADX 200 MBaud HOTLink Transceiver Features • Second generation HOTLink® technology • Fibre Channel and ESCON® compliant 8B/10B encoder/decoder • 10 or 12 bit preencoded data path raw mode • 8 or 10 bit encoded data transport (using 8B/10B coding)


    Original
    PDF CY7C924ADX 8B/10B 8B/10B 256-character 32C05 CY7B923 CY7B933 CY7C42X5 CY7C924ADX CY7C924ADX-AI

    0D100

    Abstract: pd6bc
    Text: Appl i cat i o n N ot e Implementing an 8b/10b Encoder/Decoder for Gigabit Ethernet in the Actel SX FPGA Family Introduction This application note describes how an Actel A54SX16 FPGA was used to implement an 8b/10b encoder/decoder function for a Gigabit Ethernet router.


    Original
    PDF 8b/10b A54SX16 0D100 pd6bc

    porte logique

    Abstract: porte logique and TS83084G0 circuit logique Transistor 8c4 TS83084G TS81102G0 TS83102G0 TS8388B TSEV8388G
    Text: MAIN FEATURES ! Programmable DMUX ratio : 1:4 : Data rate max = 1 Gsps, PD 8b/10b < 4.3 / 4.7 W (ECL 50Ω output) 1:8 : Data Rate max = 2GSPS, PD (8b/10b)< 6 / 6.9 W (ECL 50Ω output) 1:16 with 1 TS8388B or 1 TS83102G0 and 2 DMUX. ! Parallel output mode.


    Original
    PDF 8b/10b TS8388B TS83102G0 porte logique porte logique and TS83084G0 circuit logique Transistor 8c4 TS83084G TS81102G0 TSEV8388G

    porte logique

    Abstract: TS8387 b511 Current Output Temperature 81102G0 B511 transistor porte logique and CQFP68 TS81102G0 TS8388B TSEV83102G0F
    Text: MAIN FEATURES § Programmable DMUX ratio : 1:4 : Data rate max = 1 Gsps, PD 8b/10b < 3.8 / 4.1 W (ECL 50Ω output) 1:8 : Data Rate max = 2GSPS, PD (8b/10b)< 5.0 / 5.7 W (ECL 50Ω output) 1:16 with 1 TS8388B and 2 DMUX. § Parallel output mode. § 8/10 bit.


    Original
    PDF 8b/10b TS8388B porte logique TS8387 b511 Current Output Temperature 81102G0 B511 transistor porte logique and CQFP68 TS81102G0 TSEV83102G0F

    2f 1001

    Abstract: D1024A 11010
    Text: 10. Data & Control Codes SGX52010-1.0 8B/10B Code This appendix provides information about the data and control codes for the Stratix GX device. Code Notation The 8B/10B data and control codes are referred to as Dx.y and Kx.y, respectively. The 8-bit byte H G F E D C B A, where H is the MSB and A


    Original
    PDF SGX52010-1 8B/10B 10-bit equivalen111 2f 1001 D1024A 11010

    2f 1001

    Abstract: AGX52004-1 D313 equivalent
    Text: 4. Specifications and Additional Information AGX52004-1.0 8B/10B Code This section provides information about the data and control codes for Arria GX devices. Code Notation The 8B/10B data and control codes are referred to as Dx.y and Kx.y, respectively. The 8-bit byte – H G F E D C B A, where H is the most


    Original
    PDF AGX52004-1 8B/10B 2f 1001 D313 equivalent

    ATMEL 634

    Abstract: CQFP68 TS81102G0 TS83102G0 TS83102G0B TS8388B TSEV8388G
    Text: Features • Programmable DMUX Ratio: • • • • • • • • • • • • • • – 1:4: Data Rate Max = 1 Gsps – PD 8b/10b < 4.3/4.7 W (ECL 50Ω output) – 1:8: Data Rate Max = 2 Gsps – PD (8b/10b) < 6/6.9 W (ECL 50Ω output) – 1:16 with 1 TS8388B or 1 TS83102G0B and 2 DMUX


    Original
    PDF 8b/10b) TS8388B TS83102G0B 8-/10-bit 2105C ATMEL 634 CQFP68 TS81102G0 TS83102G0 TSEV8388G

    Untitled

    Abstract: No abstract text available
    Text: Features • Programmable DMUX Ratio: • • • • • • • • • • • • • • – 1:4: Data Rate Max = 1 Gsps – PD 8b/10b < 4.3/4.7 W (ECL 50Ω output) – 1:8: Data Rate Max = 2 Gsps – PD (8b/10b) < 6/6.9 W (ECL 50Ω output) – 1:16 with 1 TS8388B or 1 TS83102G0 and 2 DMUX


    Original
    PDF 8b/10b) TS8388B TS83102G0 8-/10-bit

    CQFP68

    Abstract: TS81102G0 TS83102G0 TS83102G0B TS8388B TSEV8388G 0251C
    Text: Features • Programmable DMUX Ratio: • • • • • • • • • • • • • • – 1:4: Data Rate Max = 750 Msps – PD 8b/10b < 4.3/4.7 W (ECL 50Ω output) – 1:8: Data Rate Max = 1.5 Gsps – PD (8b/10b) < 6/6.9 W (ECL 50Ω output) – 1:16 with 1 TS8388B or 1 TS83102G0B and 2 DMUX


    Original
    PDF 8b/10b) TS8388B TS83102G0B 8-/10-bit 2105D CQFP68 TS81102G0 TS83102G0 TSEV8388G 0251C

    Atmel 749

    Abstract: 2-CQFP Atmel 122 Ai203-ceramic TS81102G0VTP TS83102G0 TS83102G0B TS8388B TS81102G0 TS81102G0CTP
    Text: Main Features • Programmable DMUX Ratio: • • • • • • • • • • • • • • – 1:4 Data Rate Max = 1 Gsps – PD 8b/10b < 4.3/4.7 W (ECL 50 Ω Output) – 1:8 Data Rate Max = 2 Gsps – PD (8b/10b) < 6/6.9 W (ECL 50 Ω Output) – 1:16 With 1 TS8388B or 1 TS83102G0 and 2 DMUX


    Original
    PDF 8b/10b) TS8388B TS83102G0 8/10-bit 5344AS Atmel 749 2-CQFP Atmel 122 Ai203-ceramic TS81102G0VTP TS83102G0B TS81102G0 TS81102G0CTP

    TS83084G0

    Abstract: CQFP68 TS81102G0 TS83102G0 TS8388B TSEV8388G
    Text: Features • Programmable DMUX Ratio: • • • • • • • • • • • • • • – 1:4: Data Rate Max = 1 Gsps – PD 8b/10b < 4.3/4.7 W (ECL 50Ω output) – 1:8: Data Rate Max = 2 Gsps – PD (8b/10b) < 6/6.9 W (ECL 50Ω output) – 1:16 with 1 TS8388B or 1 TS83102G0 and 2 DMUX


    Original
    PDF 8b/10b) TS8388B TS83102G0 8-/10-bit 2105B TS83084G0 CQFP68 TS81102G0 TSEV8388G

    AD9803

    Abstract: AD9803JST
    Text: a CCD Signal Processor for Electronic Cameras AD9803 Preliminary Technical Data PRODUCT DESCRIPTION FUNCTIONAL BLOCK DIAGRAM PBLK PGACONT1-2 CLPOB AD9803 CLAMP 0–30dB 10 PGA CDS CCDIN MUX CLAMP DAC1 S/H ADC AUXCONT PGA 8B DAC 10B DAC REF CLAMP DAC2 8B DAC


    Original
    PDF AD9803 10-Bit 48-Lead ST-48) AD9803 AD9803JST

    atmel 022

    Abstract: AT78C5081 sata
    Text: Features • General – – – – – – – – Serial ATA Rev.1.0a Compliant Gen1 Physical Layer 150 MHz Frequency Synthesizer for ASIC Clock Generation Built-in Transmission PLL Circuits Parallel 10b interface Optional 20-bit Transmit Data Two 10-bit 8b/10b Encoded Characters


    Original
    PDF 20-bit 10-bit 8b/10b 3527AS atmel 022 AT78C5081 sata

    Untitled

    Abstract: No abstract text available
    Text: Application Layer Transport Layer Physical Layer Data Link Layer Transmitter Block Tx Application Layer SYSREF optional SYNC~ Device Clock Data Framing Frame/Lane Alignment Character Generation Scrambler (Optional) 8b/10b Encoder Serializer Tx Driver High


    Original
    PDF 8b/10b

    CY7B923

    Abstract: CY7C42X5 CY7C954ADX ASC CAPACITOR 29C04
    Text: CY7C954ADX ATM HOTLink Transceiver Framer Deserializer Decoder 8B/10B HOTLink devices are ideal for a variety of applications where parallel interfaces can be replaced with high-speed, point-topoint serial links. Some applications include interconnecting


    Original
    PDF CY7C954ADX 8B/10B 200-MBaud CY7C954ADX CY7C954DX CY7C954ADX. CY7B923 CY7C42X5 ASC CAPACITOR 29C04

    49mhz remote control receiver circuit

    Abstract: 49mhz transmitter and receiver
    Text: VITESSE SEMICONDUCTOR CORPORATION Advance Product Information Gigabit Interconnect Chip VSC7211 Features • Deskewing of +/- 2 Bits Cable Skew at the Receiver Across Multiple Chips • ANSI X3T11 Compatible Fibre Channel Transceiver • 8B/10B Encoder/Decoder


    Original
    PDF VSC7211 X3T11 8B/10B VSC7214 64-Pin VSC7211 backp110 G52166-0, 49mhz remote control receiver circuit 49mhz transmitter and receiver

    Untitled

    Abstract: No abstract text available
    Text: f PRELIMINARY CYPRESS C Y 7 C 92 4D X 200 MBaud HOTLink Transceiver Features Second generation HOTLink™ technology Fibre Channel and ESC O N com pliant 8B /10B encoder/decoder 10- or 12-bit pre-encoded data path raw m ode 8- o r 10-bit encoded data transport (using 8B/10B


    OCR Scan
    PDF 12-bit 10-bit 8B/10B 200-M D30Bflb