Please enter a valid full or partial manufacturer part number with a minimum of 3 letters or numbers

    BB165 Search Results

    SF Impression Pixel

    BB165 Price and Stock

    Suntsu Electronics Inc SXT3247BB16-50.000M

    CRYSTAL 50.000MHZ 7PF SMD
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    DigiKey SXT3247BB16-50.000M Bulk 1
    • 1 $0.35
    • 10 $0.28
    • 100 $0.2152
    • 1000 $0.20172
    • 10000 $0.20172
    Buy Now

    Suntsu Electronics Inc SXT3248BB16-50.000M

    CRYSTAL 50.000MHZ 8PF SMD
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    DigiKey SXT3248BB16-50.000M Bulk 1
    • 1 $0.38
    • 10 $0.279
    • 100 $0.2149
    • 1000 $0.20186
    • 10000 $0.20186
    Buy Now

    Suntsu Electronics Inc SXT3248BB16-52.000M

    CRYSTAL 52.000MHZ 8PF SMD
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    DigiKey SXT3248BB16-52.000M Bulk 1
    • 1 $0.57
    • 10 $0.463
    • 100 $0.3577
    • 1000 $0.33668
    • 10000 $0.33668
    Buy Now

    Suntsu Electronics Inc SXT3249BB16-50.000M

    CRYSTAL 50.000MHZ 9PF SMD
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    DigiKey SXT3249BB16-50.000M Bulk 1
    • 1 $0.38
    • 10 $0.279
    • 100 $0.2149
    • 1000 $0.20186
    • 10000 $0.20186
    Buy Now

    Suntsu Electronics Inc SXT3249BB16-52.000M

    CRYSTAL 52.000MHZ 9PF SMD
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    DigiKey SXT3249BB16-52.000M Bulk 1
    • 1 $0.57
    • 10 $0.463
    • 100 $0.3577
    • 1000 $0.33668
    • 10000 $0.33668
    Buy Now

    BB165 Datasheets Context Search

    Catalog Datasheet MFG & Type Document Tags PDF

    100-Ball

    Abstract: 288-ball
    Text: Package Diagrams Thin Ball Grid Array Packages 100-Ball Thin Ball Grid Array 11 x 11 x 1.4 mm BB100 51-85107 1 Package Diagrams 165-Ball FBGA (13 x 15 x 1.35 mm) BB165 51-85122 2 Package Diagrams 172-Ball FBGA BB172 51-85114 3 Package Diagrams 256-Ball Thin Ball Grid Array (17 x 17 mm) BB256


    Original
    100-Ball BB100 165-Ball BB165 172-Ball BB172 256-Ball BB256 1-85108-A 288-Ball PDF

    BB209

    Abstract: BB100 BB484 165 BALL FBGA BB42 bb209a 288-ball 676-BALL BB165B
    Text: Package Diagrams Thin Ball Grid Array Packages 42-Ball Thin Ball Grid Array 6 x 5 x 1.2 mm BB42 51-85139-*A 1 Package Diagrams 100-Ball Thin Ball Grid Array (11 x 11 x 1.4 mm) BB100 51-85107-*B 2 Package Diagrams 165-Ball FBGA (13 x 15 x 1.2 mm) BB165A 51-85122-*B


    Original
    42-Ball 100-Ball BB100 165-Ball BB165A BB165B BB165C 172-Ball BB209 BB100 BB484 165 BALL FBGA BB42 bb209a 288-ball 676-BALL BB165B PDF

    CY7C1355C

    Abstract: No abstract text available
    Text: CY7C1355C, CY7C1357C 9-Mbit 256 K x 36 / 512 K × 18 Flow-Through SRAM with NoBL Architecture 9-Mbit (256 K × 36 / 512 K × 18) Flow-through SRAM with NoBL™ Architecture Features Functional Description • No Bus Latency™ (NoBL™) architecture eliminates dead


    Original
    CY7C1355C, CY7C1357C CY7C1355C/CY7C1357C CY7C1355C PDF

    Untitled

    Abstract: No abstract text available
    Text: CY7C1568KV18/CY7C1570KV18 72-Mbit DDR II+ SRAM Two-Word Burst Architecture 2.5 Cycle Read Latency 72-Mbit DDR II+ SRAM Two-Word Burst Architecture (2.5 Cycle Read Latency) Features Configurations • 72-Mbit density (4 M x 18, 2 M × 36) With Read Cycle Latency of 2.5 cycles:


    Original
    CY7C1568KV18/CY7C1570KV18 72-Mbit CY7C1568KV18 CY7C1570KV18 PDF

    Untitled

    Abstract: No abstract text available
    Text: CY7C1319KV18/CY7C1321KV18 18-Mbit DDR II SRAM Four-Word Burst Architecture 18-Mbit DDR II SRAM Four-Word Burst Architecture Features Configurations • 18-Mbit density 1 M x 18, 512 K × 36 CY7C1319KV18 – 1 M × 18 ■ 333-MHz clock for high bandwidth


    Original
    CY7C1319KV18/CY7C1321KV18 18-Mbit CY7C1319KV18 333-MHz CY7C1321KV18 PDF

    Untitled

    Abstract: No abstract text available
    Text: CY7C1163KV18/CY7C1165KV18 18-Mbit QDR II+ SRAM Four-Word Burst Architecture 2.5 Cycle Read Latency 18-Mbit QDR® II+ SRAM Four-Word Burst Architecture (2.5 Cycle Read Latency) Features Configurations • Separate independent read and write data ports


    Original
    CY7C1163KV18/CY7C1165KV18 18-Mbit 550-MHz CY7C1165KV18 PDF

    Untitled

    Abstract: No abstract text available
    Text:  CY7C1143KV18/CY7C1145KV18 18-Mbit QDR II+ SRAM Four-Word Burst Architecture 2.0 Cycle Read Latency 18-Mbit QDR® II+ SRAM Four-Word Burst Architecture (2.0 Cycle Read Latency) Features Configurations • Separate independent read and write data ports


    Original
    CY7C1143KV18/CY7C1145KV18 18-Mbit 450-MHz CY7C1145KV18 PDF

    Untitled

    Abstract: No abstract text available
    Text: CY7C1423KV18/CY7C1424KV18 36-Mbit DDR II SIO SRAM Two-Word Burst Architecture 36-Mbit DDR II SIO SRAM Two-Word Burst Architecture Features Configurations • 36-Mbit density 2 M x 18, 1 M × 36 CY7C1423KV18 – 2 M × 18 ■ 333 MHz clock for high bandwidth


    Original
    CY7C1423KV18/CY7C1424KV18 36-Mbit CY7C1423KV18 CY7C1424KV18 PDF

    Untitled

    Abstract: No abstract text available
    Text: CY7C1548KV18/CY7C1550KV18 72-Mbit DDR II+ SRAM Two-Word Burst Architecture 2.0 Cycle Read Latency 72-Mbit DDR II+ SRAM Two-Word Burst Architecture (2.0 Cycle Read Latency) Features Configurations • 72-Mbit density (4 M x 18, 2 M × 36) With Read Cycle Latency of 2.0 cycles:


    Original
    CY7C1548KV18/CY7C1550KV18 72-Mbit 450-MHz CY7C1548KV18 CY7C1550KV18 PDF

    Untitled

    Abstract: No abstract text available
    Text: CY7C2168KV18/CY7C2170KV18 18-Mbit DDR II+ SRAM Two-Word Burst Architecture 2.5 Cycle Read Latency with ODT 18-Mbit DDR II+ SRAM Two-Word Burst Architecture (2.5 Cycle Read Latency) with ODT Features Configurations • 18-Mbit density (1 M x 18, 512 K × 36)


    Original
    CY7C2168KV18/CY7C2170KV18 18-Mbit 550-MHz CY7C2168KV18 CY7C2170KV18 PDF

    Untitled

    Abstract: No abstract text available
    Text: CY7C1243KV18/CY7C1245KV18 36-Mbit QDR II+ SRAM Four-Word Burst Architecture 2.0 Cycle Read Latency 36-Mbit QDR® II+ SRAM Four-Word Burst Architecture (2.0 Cycle Read Latency) Features Configurations Separate independent read and write data ports ❐ Supports concurrent transactions


    Original
    CY7C1243KV18/CY7C1245KV18 36-Mbit CY7C1245KV18 PDF

    CY7C1382DV33-200BZI

    Abstract: No abstract text available
    Text: CY7C1380DV33 CY7C1382DV33 18-Mbit 512 K x 36/1 M × 18 Pipelined SRAM 18-Mbit (512 K × 36/1 M × 18) Pipelined SRAM Features Functional Description • Supports bus operation up to 200 MHz ■ Available speed grades is 200 MHz ■ Registered inputs and outputs for pipelined operation


    Original
    CY7C1380DV33 CY7C1382DV33 18-Mbit CY7C1380DV33/CY7C1382DV33 CY7C1382DV33-200BZI PDF

    CY7C1570KV18

    Abstract: No abstract text available
    Text: CY7C1568KV18/CY7C1570KV18 72-Mbit DDR II+ SRAM Two-Word Burst Architecture 2.5 Cycle Read Latency 72-Mbit DDR II+ SRAM Two-Word Burst Architecture (2.5 Cycle Read Latency) Features Configurations • 72-Mbit density (4 M x 18, 2 M × 36) With Read Cycle Latency of 2.5 cycles:


    Original
    CY7C1568KV18/CY7C1570KV18 72-Mbit CY7C1568KV18 CY7C1570KV18 CY7C1570KV18 PDF

    Untitled

    Abstract: No abstract text available
    Text: CY7C2268KV18/CY7C2270KV18 36-Mbit DDR II+ SRAM Two-Word Burst Architecture 2.5 Cycle Read Latency with ODT 36-Mbit DDR II+ SRAM Two-Word Burst Architecture (2.5 Cycle Read Latency) with ODT Features Configurations • 36-Mbit density (2 M x 18, 1 M × 36)


    Original
    CY7C2268KV18/CY7C2270KV18 36-Mbit CY7C2268KV18 CY7C2270KV18 PDF

    Untitled

    Abstract: No abstract text available
    Text: CY7C1521KV18 72-Mbit DDR II SRAM Four-Word Burst Architecture 72-Mbit DDR II SRAM Four-Word Burst Architecture Features Configurations • 72-Mbit Density 2 M x 36 CY7C1521KV18 – 2 M × 36 ■ 250 MHz Clock for High Bandwidth Functional Description ■


    Original
    CY7C1521KV18 72-Mbit PDF

    CY7C1304V25

    Abstract: No abstract text available
    Text: 5 CY7C1304V25 Advanced Information 9-Mb Pipelined SRAM with QDR Architecture Features Functional Description • Separate Independent Read and Write Data Ports — Supports concurrent transactions • 167 MHz Clock for High Bandwidth — 2.5 ns Clock-to-Valid access time


    Original
    CY7C1304V25 CY7C1304V25 PDF

    CY7C1386C

    Abstract: CY7C1387C
    Text: CY7C1386C CY7C1387C 18-Mb 512K x 36/1M x 18 Pipelined DCD Sync SRAM Functional Description[1] Features • Supports bus operation up to 250 MHz • Available speed grades are 250, 225, 200 and 167 MHz • Registered inputs and outputs for pipelined operation


    Original
    CY7C1386C CY7C1387C 18-Mb 36/1M 250-MHz CY7C1386C/CY7C1387C CY7C1386C CY7C1387C PDF

    CY7C1360C-250BGC

    Abstract: CY7C1360C CY7C1362C CY7C1360C-166BZI
    Text: CY7C1360C CY7C1362C PRELIMINARY 9-Mbit 256K x 36/512K x 18 Pipelined SRAM Functional Description[1] Features • • • • • • • • • • • • • • • • Supports bus operation up to 250 MHz Available speed grades are 250, 200, and 166 MHz


    Original
    CY7C1360C CY7C1362C 36/512K 250-MHz 200-MHz 166-MHz CY7C1360C-250BGC CY7C1360C CY7C1362C CY7C1360C-166BZI PDF

    CY7C1302CV25

    Abstract: 1e77
    Text: CY7C1302CV25 PREMILINARY 9-Mbit Burst of Two Pipelined SRAMs with QDR Architecture Features Functional Description • Separate independent Read and Write data ports — Supports concurrent transactions • 167-MHz clock for high bandwidth — 2.5 ns clock-to-Valid access time


    Original
    CY7C1302CV25 167-MHz CY7C1302CV25 1e77 PDF

    Untitled

    Abstract: No abstract text available
    Text: CY7C1312KV18, CY7C1314KV18 18-Mbit QDR II SRAM Two-Word Burst Architecture 18-Mbit QDR® II SRAM Two-Word Burst Architecture Features Configurations Separate independent read and write data ports ❐ Supports concurrent transactions CY7C1312KV18 – 1 M x 18


    Original
    18-Mbit CY7C1312KV18, CY7C1314KV18 CY7C1312KV18 PDF

    CY7C1381B-100AI

    Abstract: 381B CY7C1381B CY7C1381B-117AC CY7C1383B
    Text: 381B CY7C1381B CY7C1383B 512 x 36/1M × 18 Flow-Thru SRAM Features • • • • • • • • • • • Fast access times: 7.5, 8.5, 10.0 ns Fast clock speed: 117, 100, 83 MHz Provide high-performance 3-1-1-1 access rate Optimal for depth expansion


    Original
    CY7C1381B CY7C1383B 36/1M CY7C1381B/CY7C1383B x36/1M CY7C1381B-100AI 381B CY7C1381B CY7C1381B-117AC CY7C1383B PDF

    CY7C1354C

    Abstract: CY7C1356C
    Text: CY7C1354C CY7C1356C 9-Mbit 256K x 36/512K x 18 Pipelined SRAM with NoBL Architecture Functional Description[1] Features • Pin-compatible and functionally equivalent to ZBT™ • Supports 250-MHz bus operations with zero wait states — Available speed grades are 250, 200, and 166 MHz


    Original
    CY7C1354C CY7C1356C 36/512K 250-MHz CY7C1354C CY7C1356C PDF

    Untitled

    Abstract: No abstract text available
    Text: CY7C1518KV18, CY7C1520KV18 72-Mbit DDR II SRAM Two-Word Burst Architecture 72-Mbit DDR II SRAM Two-Word Burst Architecture Features Configurations • 72-Mbit density 4 M x 18, 2 M × 36 CY7C1518KV18 – 4 M × 18 ■ 333 MHz clock for high bandwidth CY7C1520KV18 – 2 M × 36


    Original
    CY7C1518KV18, CY7C1520KV18 72-Mbit CY7C1518KV18 PDF

    7N19

    Abstract: CY7C1316AV18 CY7C1318AV18 CY7C1320AV18
    Text: CY7C1316AV18 CY7C1318AV18 CY7C1320AV18 18-Mbit DDR-II SRAM 2-Word Burst Architecture Features Functional Description • 18-Mb density 2M x 8, 1M x 18, 512K x 36 • 250-MHz clock for high bandwidth • 2-Word burst for reducing address bus frequency • Double Data Rate (DDR) interfaces (data transferred at


    Original
    CY7C1316AV18 CY7C1318AV18 CY7C1320AV18 18-Mbit 18-Mb 250-MHz CY7C1316AV18/CY7C1318AV18/CY7C1320AV18 7N19 CY7C1316AV18 CY7C1318AV18 CY7C1320AV18 PDF