Please enter a valid full or partial manufacturer part number with a minimum of 3 letters or numbers

    FF1738 Search Results

    SF Impression Pixel

    FF1738 Price and Stock

    AMD XC5VFX100T-2FF1738C

    IC FPGA 680 I/O 1738FCBGA
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    DigiKey XC5VFX100T-2FF1738C Tray 1 1
    • 1 $4893.75
    • 10 $4893.75
    • 100 $4893.75
    • 1000 $4893.75
    • 10000 $4893.75
    Buy Now
    Avnet Americas XC5VFX100T-2FF1738C Tray 12 Weeks 1
    • 1 $4952.475
    • 10 $4952.475
    • 100 $4952.475
    • 1000 $4952.475
    • 10000 $4952.475
    Buy Now
    Mouser Electronics XC5VFX100T-2FF1738C 1
    • 1 $4814.9
    • 10 $4814.9
    • 100 $4814.9
    • 1000 $4814.9
    • 10000 $4814.9
    Buy Now

    AMD XC5VFX100T-1FF1738C

    IC FPGA 680 I/O 1738FCBGA
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    DigiKey XC5VFX100T-1FF1738C Tray 1
    • 1 $3915
    • 10 $3915
    • 100 $3915
    • 1000 $3915
    • 10000 $3915
    Buy Now
    Avnet Americas XC5VFX100T-1FF1738C Tray 12 Weeks 1
    • 1 $3961.98
    • 10 $3961.98
    • 100 $3961.98
    • 1000 $3961.98
    • 10000 $3961.98
    Buy Now
    Mouser Electronics XC5VFX100T-1FF1738C
    • 1 $3851.92
    • 10 $3851.92
    • 100 $3851.92
    • 1000 $3851.92
    • 10000 $3851.92
    Get Quote

    AMD XC5VFX130T-2FF1738I

    IC FPGA 840 I/O 1738FCBGA
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    DigiKey XC5VFX130T-2FF1738I Tray 1
    • 1 $9501.25
    • 10 $9501.25
    • 100 $9501.25
    • 1000 $9501.25
    • 10000 $9501.25
    Buy Now

    AMD XC5VFX200T-2FF1738C

    IC FPGA 960 I/O 1738FCBGA
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    DigiKey XC5VFX200T-2FF1738C Tray 1
    • 1 $12856.25
    • 10 $12856.25
    • 100 $12856.25
    • 1000 $12856.25
    • 10000 $12856.25
    Buy Now

    AMD XC5VLX155T-2FF1738C

    IC FPGA 680 I/O 1738FCBGA
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    DigiKey XC5VLX155T-2FF1738C Tray 1
    • 1 $6157.5
    • 10 $6157.5
    • 100 $6157.5
    • 1000 $6157.5
    • 10000 $6157.5
    Buy Now
    Avnet Americas XC5VLX155T-2FF1738C Tray 12 Weeks 1
    • 1 $6231.39
    • 10 $6231.39
    • 100 $6231.39
    • 1000 $6231.39
    • 10000 $6231.39
    Buy Now
    Mouser Electronics XC5VLX155T-2FF1738C
    • 1 $6058.29
    • 10 $6058.29
    • 100 $6058.29
    • 1000 $6058.29
    • 10000 $6058.29
    Get Quote

    FF1738 Datasheets Context Search

    Catalog Datasheet MFG & Type PDF Document Tags

    FF1738

    Abstract: PK224 xilinx 1738 ball Xilinx
    Text: 1738 Ball Flip-Chip BGA FF1738 Package PK224 (v1.1) October 11, 2010 X-Ref Target - Figure 1 2007–2010 Xilinx, Inc. XILINX, the Xilinx logo, Virtex, Spartan, ISE, and other designated brands included herein are trademarks of Xilinx in the United States and other


    Original
    PDF FF1738) PK224 FF1738 PK224 xilinx 1738 ball Xilinx

    XQ5VLX110

    Abstract: XQ5VLX330T SX95T DS714 XQ5VFX130T ROCKETIO VIRTEX-5 LX110 UG190 UG191 UG195
    Text: 74 Virtex-5Q FPGA Data Sheet: DC and Switching Characteristics DS714 v2.0 December 17, 2009 Product Specification Virtex-5Q FPGA Electrical Characteristics Virtex -5Q FPGAs are available in -2 and -1 speed grades, with -2 having the highest performance. Virtex-5Q FPGA


    Original
    PDF DS714 DS174, UG190, UG191, UG192, UG193, UG194, UG195, UG196, XQ5VLX110 XQ5VLX330T SX95T DS714 XQ5VFX130T ROCKETIO VIRTEX-5 LX110 UG190 UG191 UG195

    XC5VLX50T-1FFG665C

    Abstract: ff1156 VIRTEX-5 DDR2 controller FFG1156 VIRTEX-5 DDR PHY Virtex-5 Ethernet development Virtex-5 LXT Ethernet DSP48E SRL16 XC5VLX220
    Text: R DS100 v5.0 February 6, 2009 Virtex-5 Family Overview Product Specification General Description The Virtex -5 family provides the newest most powerful features in the FPGA market. Using the second generation ASMBL (Advanced Silicon Modular Block) column-based architecture, the Virtex-5 family contains five distinct platforms (sub-families), the most choice


    Original
    PDF DS100 36-Kbit UG197) UG200) UG194) XC5VLX50T-1FFG665C ff1156 VIRTEX-5 DDR2 controller FFG1156 VIRTEX-5 DDR PHY Virtex-5 Ethernet development Virtex-5 LXT Ethernet DSP48E SRL16 XC5VLX220

    qfn 3x3 tray dimension

    Abstract: XCDAISY BFG95 XC5VLX330T-1FF1738I pcb footprint FS48, and FSG48 WS609 jedec so8 Wire bond gap XC3S400AN-4FG400I FFG676 XC4VLX25 cmos 668 fcbga
    Text: Device Package User Guide [Guide Subtitle] [optional] UG112 v3.5 November 6, 2009 [optional] R R Xilinx is disclosing this user guide, manual, release note, and/or specification (the "Documentation") to you solely for use in the development of designs to operate with Xilinx hardware devices. You may not reproduce, distribute, republish, download, display, post, or transmit the


    Original
    PDF UG112 UG072, UG075, XAPP427, qfn 3x3 tray dimension XCDAISY BFG95 XC5VLX330T-1FF1738I pcb footprint FS48, and FSG48 WS609 jedec so8 Wire bond gap XC3S400AN-4FG400I FFG676 XC4VLX25 cmos 668 fcbga

    ff1136

    Abstract: FF665 UG203 ff676 xc5vlx20t-ff323 capacitor package DSP48E FF1153 FF1156 FF1759
    Text: Virtex-5 FPGA PCB Designer’s Guide UG203 v1.4 April 20, 2009 Xilinx is disclosing this user guide, manual, release note, and/or specification (the "Documentation") to you solely for use in the development of designs to operate with Xilinx hardware devices. You may not reproduce, distribute, republish, download, display, post, or transmit the


    Original
    PDF UG203 ff1136 FF665 UG203 ff676 xc5vlx20t-ff323 capacitor package DSP48E FF1153 FF1156 FF1759

    MP21608S221A

    Abstract: UG198 FERRITE-220 GTX tile oversampling recovered clock ROSENBERGER verilog code for linear interpolation filter aurora GTX BLM15HB221SN1 gearbox rev maxim DVB
    Text: Virtex-5 FPGA RocketIO GTX Transceiver User Guide UG198 v2.1 November 17, 2008 R R Xilinx is disclosing this user guide, manual, release note, and/or specification (the "Documentation") to you solely for use in the development of designs to operate with Xilinx hardware devices. You may not reproduce, distribute, republish, download, display, post, or transmit the


    Original
    PDF UG198 MP21608S221A UG198 FERRITE-220 GTX tile oversampling recovered clock ROSENBERGER verilog code for linear interpolation filter aurora GTX BLM15HB221SN1 gearbox rev maxim DVB

    ug196

    Abstract: johnson tiles GTX tile oversampling recovered clock XC5VLX30T-FF323 aurora GTX ROSENBERGER XC5VSX50TFF665 2F-15 UCF virtex-4 BLM15HB221SN1
    Text: Virtex-5 FPGA RocketIO GTP Transceiver User Guide UG196 v2.0 June 10, 2009 Xilinx is disclosing this user guide, manual, release note, and/or specification (the "Documentation") to you solely for use in the development of designs to operate with Xilinx hardware devices. You may not reproduce, distribute, republish, download, display, post, or transmit the


    Original
    PDF UG196 ug196 johnson tiles GTX tile oversampling recovered clock XC5VLX30T-FF323 aurora GTX ROSENBERGER XC5VSX50TFF665 2F-15 UCF virtex-4 BLM15HB221SN1

    Untitled

    Abstract: No abstract text available
    Text: ML52x User Guide Virtex-5 FPGA RocketIO Characterization Platform UG225 v2.1 August 4, 2010 R 0402527-03 R Xilinx is disclosing this user guide, manual, release note, and/or specification (the “Documentation”) to you solely for use in the development


    Original
    PDF ML52x UG225 DS080, UG091, UG190, UG196, UG198,

    J132 regulator

    Abstract: ML525 VIRTEX-5 DDR2 pcb design J135 ff1136 ML523 am2 SOCKET PIN LAYOUT diode ak38 e48 connector ESD Pushbutton data sheet
    Text: ML52x User Guide Virtex-5 FPGA RocketIO Characterization Platform UG225 v2.0 April 17, 2008 R 0402527-03 R Xilinx is disclosing this user guide, manual, release note, and/or specification (the "Documentation") to you solely for use in the development of designs to operate with Xilinx hardware devices. You may not reproduce, distribute, republish, download, display, post, or transmit the


    Original
    PDF ML52x UG225 DS080, UG091, UG190, UG196, UG198, J132 regulator ML525 VIRTEX-5 DDR2 pcb design J135 ff1136 ML523 am2 SOCKET PIN LAYOUT diode ak38 e48 connector ESD Pushbutton data sheet

    XC6VLX130T

    Abstract: XC6VLX195T XC5VL110T XC5VL155T PCI33 XC6VLX240T XC5vfx70t XC5VL330T XC4VSX35 ff1156
    Text: XI LI NX VI RTEX -6 FAM I LY FPGAS Virtex-6 LXT FPGAs Virtex-6 SXT FPGAs Optimized for High-Performance Logic and DSP with Low-Power Serial Connectivity 1.0 Volt, 0.9 Volt Part Number EasyPath FPGA Cost Reduction Solutions(1) Logic Resources XC6VLX760T


    Original
    PDF XC6VLX75T XC6VLX130T XC6VLX195T XC6VLX240T XC6VLX365T XC6VLX550T XC6VLX760T XC6VSX315T XC6VSX475T XC6VHX250T XC6VLX130T XC6VLX195T XC5VL110T XC5VL155T PCI33 XC6VLX240T XC5vfx70t XC5VL330T XC4VSX35 ff1156

    VIRTEX-5 DDR2 pcb design

    Abstract: 16 channel synchronous lvds ADC interface xilinx virtex5 XC5VLX50 FFG676 VIRTEX-5 DDR2 controller GTP ethernet XC5VFX70 ug195 XC5VFX130T
    Text: R DS100 v4.2 May 7, 2008 Virtex-5 Family Overview Advance Product Specification General Description The Virtex -5 family provides the newest most powerful features in the FPGA market. Using the second generation ASMBL (Advanced Silicon Modular Block) column-based architecture, the Virtex-5 family contains four distinct platforms (sub-families), the most choice


    Original
    PDF DS100 36-Kbit UG193) DSP48E UG191) UG195) VIRTEX-5 DDR2 pcb design 16 channel synchronous lvds ADC interface xilinx virtex5 XC5VLX50 FFG676 VIRTEX-5 DDR2 controller GTP ethernet XC5VFX70 ug195 XC5VFX130T

    Xilinx spartan xc3s400_ft256

    Abstract: XC3S400_FT256 XC3S400PQ208 XC3S250EPQ208 xc3s400TQ144 XC3S400FT256 xc3s1400afg676 XC3S700AFG484 XC3S500EPQ208 XC3S200FT256
    Text: Memory Interface Solutions User Guide UG086 v3.3 December 2, 2009 R R Xilinx is disclosing this Document and Intellectual Property (hereinafter “the Design”) to you for use in the development of designs to operate on, or interface with Xilinx FPGAs. Except as stated herein, none of the Design may be copied, reproduced, distributed, republished,


    Original
    PDF UG086 DQS10 DQS11 DQS12 DQS13 DQS14 DQS15 DQS16 DQS17 Xilinx spartan xc3s400_ft256 XC3S400_FT256 XC3S400PQ208 XC3S250EPQ208 xc3s400TQ144 XC3S400FT256 xc3s1400afg676 XC3S700AFG484 XC3S500EPQ208 XC3S200FT256

    xc5vlx110t models

    Abstract: XC5VLX110T-FF1738 XC5VSX35T XC5VLX85T FF1760
    Text: Virtex-5 Data Sheet: DC and Switching Characteristics R DS202 v3.4 July 26, 2007 Advance Product Specification Virtex-5 Electrical Characteristics Virtex -5 FPGAs are available in -3, -2, -1 speed grades, with -3 having the highest performance. Virtex-5 DC and AC characteristics are specified for both


    Original
    PDF DS202 xc5vlx110t models XC5VLX110T-FF1738 XC5VSX35T XC5VLX85T FF1760

    R 804

    Abstract: XC5VFX70
    Text: Virtex-5 FPGA Data Sheet: DC and Switching Characteristics R DS202 v4.9 December 19, 2008 Advance Product Specification Virtex-5 FPGA Electrical Characteristics Virtex -5 FPGAs are available in -3, -2, -1 speed grades, with -3 having the highest performance. Virtex-5 FPGA DC


    Original
    PDF DS202 R 804 XC5VFX70

    XC5VLX50T-1FFG665C

    Abstract: virtex 5 fpga ethernet to pc DSP48E VIRTEX-5 VIRTEX-5 DDR2 controller SRL16 XC5VLX220 XC5VLX330 Virtex Analog to Digital Converter UG195
    Text: R DS100 v4.4 September 23, 2008 Virtex-5 Family Overview Advance Product Specification General Description The Virtex -5 family provides the newest most powerful features in the FPGA market. Using the second generation ASMBL (Advanced Silicon Modular Block) column-based architecture, the Virtex-5 family contains five distinct platforms (sub-families), the most choice


    Original
    PDF DS100 36-Kbit UG194) UG197) UG200) XC5VLX50T-1FFG665C virtex 5 fpga ethernet to pc DSP48E VIRTEX-5 VIRTEX-5 DDR2 controller SRL16 XC5VLX220 XC5VLX330 Virtex Analog to Digital Converter UG195

    XC5VLX50T-FFG665

    Abstract: 3686N XC5VLX50T-1FFG665C FFG676 Reed-Solomon virtex-5 VIRTEX-5 DDR PHY Virtex-5 LXT Ethernet DSP48E SRL16 XC5VLX220
    Text: Virtex-5 Family Overview LX, LXT, and SXT Platforms R DS100 v3.4 December 18, 2007 Advance Product Specification General Description The Virtex -5 family provides the newest most powerful features in the FPGA market. Using the second generation ASMBL™ (Advanced Silicon Modular Block) column-based architecture, the Virtex-5 family contains four distinct platforms


    Original
    PDF DS100 XC5VLX50T-FFG665 3686N XC5VLX50T-1FFG665C FFG676 Reed-Solomon virtex-5 VIRTEX-5 DDR PHY Virtex-5 LXT Ethernet DSP48E SRL16 XC5VLX220

    UG196

    Abstract: MP21608S221A xc5vlx30t-ff323 XC5VLX155T-FF1738 XC5VSX50TFF665 direct sequence spread spectrum virtex-5 FERRITE-220 FF1136 XC5VLX30T-FF665 XC5VLX110T-FF1738
    Text: Virtex-5 FPGA RocketIO GTP Transceiver User Guide UG196 v2.1 December 3, 2009 Xilinx is disclosing this user guide, manual, release note, and/or specification (the "Documentation") to you solely for use in the development of designs to operate with Xilinx hardware devices. You may not reproduce, distribute, republish, download, display, post, or transmit the


    Original
    PDF UG196 time16 UG196 MP21608S221A xc5vlx30t-ff323 XC5VLX155T-FF1738 XC5VSX50TFF665 direct sequence spread spectrum virtex-5 FERRITE-220 FF1136 XC5VLX30T-FF665 XC5VLX110T-FF1738

    XQR5VFX130

    Abstract: CF1752 XQR5V DIODE BA40 BA5 marking AJ-42 diode Aa42 FF1738 AJ3125 FP1760
    Text: Virtex-5QV FPGA Packaging and Pinout Advance Specification Second Quarter 2009 [optional] UG520 v1.1 September 22, 2010 UG520 (v1.1) September 22, 2010 [optional] Xilinx is disclosing this user guide, manual, release note, and/or specification (the "Documentation") to you solely for use in the development


    Original
    PDF UG520 XQR5VFX130 CF1752 XQR5V DIODE BA40 BA5 marking AJ-42 diode Aa42 FF1738 AJ3125 FP1760

    xilinx topside marking

    Abstract: xilinx part marking pcb footprint FS48, and FSG48 smd code v36 CF1752 reballing recommended layout CSG324 BGA reflow guide XC2VP7 reflow profile SMD MARKING CODE C1G
    Text: Device Package User Guide [Guide Subtitle] [optional] UG112 v3.6 September 22, 2010 [optional] R R Xilinx is disclosing this user guide, manual, release note, and/or specification (the "Documentation") to you solely for use in the development of designs to operate with Xilinx hardware devices. You may not reproduce, distribute, republish, download, display, post, or transmit the


    Original
    PDF UG112 UG072, UG075, XAPP427, xilinx topside marking xilinx part marking pcb footprint FS48, and FSG48 smd code v36 CF1752 reballing recommended layout CSG324 BGA reflow guide XC2VP7 reflow profile SMD MARKING CODE C1G

    xilinx part marking

    Abstract: xilinx topside marking UG112 qfn 3x3 tray dimension FGG484 HQG160 reballing top marking 957 so8 FF1148 fcBGA PACKAGE thermal resistance
    Text: Device Package User Guide [Guide Subtitle] [optional] UG112 v3.2 March 17, 2009 [optional] R R Xilinx is disclosing this user guide, manual, release note, and/or specification (the "Documentation") to you solely for use in the development of designs to operate with Xilinx hardware devices. You may not reproduce, distribute, republish, download, display, post, or transmit the


    Original
    PDF UG112 UG072, UG075, XAPP427, xilinx part marking xilinx topside marking UG112 qfn 3x3 tray dimension FGG484 HQG160 reballing top marking 957 so8 FF1148 fcBGA PACKAGE thermal resistance

    DESIGN AND IMPLEMENTATION 16-BIT BARREL SHIFTER

    Abstract: verilog code for barrel shifter kcpsm3 picoblaze kcpsm3 verilog code for 64 bit barrel shifter ML525 barrel shifter using verilog IMPLEMENTATION of 4-BIT LEFT SHIFT BARREL SHIFTER SFI-5 DS202
    Text: Application Note: Virtex-5 FPGAs R SERDES Framer Interface Level 5 Author: Ralf Krueger XAPP871 v1.0 February 28, 2008 Summary This application note describes the implementation of SERDES Framer Interface Level 5 (SFI-5) in a Virtex-5 XC5VLX330T FPGA. SFI-5 is a standard defined by the Optical


    Original
    PDF XAPP871 XC5VLX330T DESIGN AND IMPLEMENTATION 16-BIT BARREL SHIFTER verilog code for barrel shifter kcpsm3 picoblaze kcpsm3 verilog code for 64 bit barrel shifter ML525 barrel shifter using verilog IMPLEMENTATION of 4-BIT LEFT SHIFT BARREL SHIFTER SFI-5 DS202

    vdrint

    Abstract: virtex5 rocketio FF1760
    Text: Virtex-5 Data Sheet: DC and Switching Characteristics R DS202 v3.3 June 26, 2007 Advance Product Specification Virtex-5 Electrical Characteristics Virtex -5 FPGAs are available in -3, -2, -1 speed grades, with -3 having the highest performance. Virtex-5 DC and AC characteristics are specified for both


    Original
    PDF DS202 vdrint virtex5 rocketio FF1760

    camera-link to hd-SDI converter

    Abstract: Virtex-4QV DS-KIT-FX12MM1-G AES-S6DEV-LX150T-G VHDL code for ADC and DAC SPI with FPGA spartan 3 ADQ0007 XC6SL AES-XLX-V4FX-PCIE100-G SPARTAN-3 XC3S400 based MXS3FK ADS-XLX-SP3-EVL400
    Text: Product Selection Guides Table of Contents February 2010 Virtex Series . 2 Spartan Series . 6


    Original
    PDF

    aspi-024-aspi-s402

    Abstract: ML510 xilinx mig user interface design VIRTEX-5 DDR2 VIRTEX-5 DDR2 controller virtex ml510 xc5vlx130t ChipScope XAPP778 XPS IIC
    Text: ML510 MIG Design Creation Using ISE 11.1, MIG 3.0 and ChipScope™ Pro 11.1 May 2009 Overview ƒ Hardware Setup ƒ Software Requirements ƒ CORE Generator™ software – Memory Interface Generator MIG ƒ Modify Design – Add ChipScope Pro Cores to Design


    Original
    PDF ML510 ML510 DS694 com/ml510 UG356 aspi-024-aspi-s402 xilinx mig user interface design VIRTEX-5 DDR2 VIRTEX-5 DDR2 controller virtex ml510 xc5vlx130t ChipScope XAPP778 XPS IIC