Untitled
Abstract: No abstract text available
Text: SN54LV04A, SN74LV04A HEX INVERTERS SCLS388G – SEPTEMBER 1997 – REVISED OCTOBER 2002 SN54LV04A . . . J OR W PACKAGE SN74LV04A . . . D, DB, DGV, NS, OR PW PACKAGE TOP VIEW 14 2 13 3 12 4 11 5 10 6 9 7 8 VCC 6A 6Y 5A 5Y 4A 4Y 1Y 2A 2Y 3A 3Y 14 1Y 1A NC
|
Original
|
SN54LV04A,
SN74LV04A
SCLS388G
000-V
A114-A)
A115-A)
SN54LV04A
|
PDF
|
LV04A
Abstract: 74lv04a
Text: SN54LV04A, SN74LV04A HEX INVERTERS SCLS388E – SEPTEMBER 1997 – REVISED AUGUST 2002 SN54LV04A . . . J OR W PACKAGE SN74LV04A . . . D, DB, DGV, NS, OR PW PACKAGE TOP VIEW 14 2 13 3 12 4 11 5 10 6 9 7 8 VCC 6A 6Y 5A 5Y 4A 4Y 1Y 2A 2Y 3A 3Y 14 1Y 1A NC VCC
|
Original
|
SN54LV04A,
SN74LV04A
SCLS388E
000-V
A114-A)
A115-A)
SN54LV04A
LV04A
74lv04a
|
PDF
|
A115-A
Abstract: C101 LV04A SN54LV04A SN74LV04A
Text: SN54LV04A, SN74LV04A HEX INVERTERS SCLS388J − SEPTEMBER 1997 − REVISED APRIL 2005 D 2-V to 5.5-V VCC Operation D Max tpd of 6.5 ns at 5 V D Latch-Up Performance Exceeds 250 mA Per 13 3 12 4 11 5 10 6 9 7 8 1Y 2A 2Y 3A 3Y 14 1Y 1A NC VCC 6A 1 2 13 6A 3
|
Original
|
SN54LV04A,
SN74LV04A
SCLS388J
SN54LV04A
A115-A
C101
LV04A
SN54LV04A
SN74LV04A
|
PDF
|
LV04A
Abstract: SN54LV04A SN74LV04A
Text: SN54LV04A, SN74LV04A HEX INVERTERS SCLS388B – SEPTEMBER 1997 – REVISED JUNE 1998 D D D D D EPIC Enhanced-Performance Implanted CMOS Process Typical VOLP (Output Ground Bounce) < 0.8 V at VCC, TA = 25°C Typical VOHV (Output VOH Undershoot) > 2 V at VCC, TA = 25°C
|
Original
|
SN54LV04A,
SN74LV04A
SCLS388B
MIL-STD-883,
SN54LV04A
LV04A
SN54LV04A
SN74LV04A
|
PDF
|
LV04A
Abstract: No abstract text available
Text: SN54LV04A, SN74LV04A HEX INVERTERS SCLS388J − SEPTEMBER 1997 − REVISED APRIL 2005 D 2-V to 5.5-V VCC Operation D Max tpd of 6.5 ns at 5 V D Latch-Up Performance Exceeds 250 mA Per 13 3 12 4 11 5 10 6 9 7 8 1Y 2A 2Y 3A 3Y 14 1Y 1A NC VCC 6A 1 2 13 6A 3
|
Original
|
SN54LV04A,
SN74LV04A
SCLS388J
000-V
A114-A)
A115-A)
SN54LV04A
LV04A
|
PDF
|
A115-A
Abstract: C101 LV04A SN54LV04A SN74LV04A
Text: SN54LV04A, SN74LV04A HEX INVERTERS SCLS388J − SEPTEMBER 1997 − REVISED APRIL 2005 D 2-V to 5.5-V VCC Operation D Max tpd of 6.5 ns at 5 V D Latch-Up Performance Exceeds 250 mA Per 13 3 12 4 11 5 10 6 9 7 8 1Y 2A 2Y 3A 3Y 14 1Y 1A NC VCC 6A 1 2 13 6A 3
|
Original
|
SN54LV04A,
SN74LV04A
SCLS388J
SN54LV04A
A115-A
C101
LV04A
SN54LV04A
SN74LV04A
|
PDF
|
Untitled
Abstract: No abstract text available
Text: SN54LV04A, SN74LV04A HEX INVERTERS SCLS388B – SEPTEMBER 1997 – REVISED JUNE 1998 D EPIC Enhanced-Performance Implanted D D D D CMOS Process Typical VOLP (Output Ground Bounce) < 0.8 V at VCC, TA = 25°C Typical VOHV (Output VOH Undershoot) > 2 V at VCC, TA = 25°C
|
Original
|
SN54LV04A,
SN74LV04A
SCLS388B
MIL-STD-883,
SN54LV04A
SN74LV04A
|
PDF
|
Untitled
Abstract: No abstract text available
Text: SN54LV04A, SN74LV04A HEX INVERTERS SCLS388J − SEPTEMBER 1997 − REVISED APRIL 2005 D 2-V to 5.5-V VCC Operation D Max tpd of 6.5 ns at 5 V D Latch-Up Performance Exceeds 250 mA Per SN54LV04A . . . J OR W PACKAGE SN74LV04A . . . D, DB, DGV, NS, OR PW PACKAGE
|
Original
|
SN54LV04A,
SN74LV04A
SCLS388J
SN54LV04A
|
PDF
|
A115-A
Abstract: C101 LV04A SN54LV04A SN74LV04A
Text: SN54LV04A, SN74LV04A HEX INVERTERS SCLS388G – SEPTEMBER 1997 – REVISED OCTOBER 2002 SN54LV04A . . . J OR W PACKAGE SN74LV04A . . . D, DB, DGV, NS, OR PW PACKAGE TOP VIEW 14 2 13 3 12 4 11 5 10 6 9 7 8 VCC 6A 6Y 5A 5Y 4A 4Y 1Y 2A 2Y 3A 3Y 14 1Y 1A NC
|
Original
|
SN54LV04A,
SN74LV04A
SCLS388G
SN54LV04A
A115-A
C101
LV04A
SN54LV04A
SN74LV04A
|
PDF
|
Untitled
Abstract: No abstract text available
Text: SN54LV04A, SN74LV04A HEX INVERTERS SCLS388J − SEPTEMBER 1997 − REVISED APRIL 2005 D 2-V to 5.5-V VCC Operation D Max tpd of 6.5 ns at 5 V D Latch-Up Performance Exceeds 250 mA Per SN54LV04A . . . J OR W PACKAGE SN74LV04A . . . D, DB, DGV, NS, OR PW PACKAGE
|
Original
|
SN54LV04A,
SN74LV04A
SCLS388J
000-V
A114-A)
A115-A)
SN54LV04A
|
PDF
|
Untitled
Abstract: No abstract text available
Text: SN54LV04A, SN74LV04A HEX INVERTERS SCLS388J − SEPTEMBER 1997 − REVISED APRIL 2005 D 2-V to 5.5-V VCC Operation D Max tpd of 6.5 ns at 5 V D Latch-Up Performance Exceeds 250 mA Per 13 3 12 4 11 5 10 6 9 7 8 1Y 2A 2Y 3A 3Y 14 1Y 1A NC VCC 6A 1 2 13 6A 3
|
Original
|
SN54LV04A,
SN74LV04A
SCLS388J
SN54LV04A
|
PDF
|
LV04A
Abstract: SN54LV04A SN74LV04A
Text: SN54LV04A, SN74LV04A HEX INVERTERS SCLS388C – SEPTEMBER 1997 – REVISED MAY 2000 D D D D D D D EPIC Enhanced-Performance Implanted CMOS Process Typical VOLP (Output Ground Bounce) <0.8 V at VCC = 3.3 V, TA = 25°C Typical VOHV (Output VOH Undershoot)
|
Original
|
SN54LV04A,
SN74LV04A
SCLS388C
MIL-STD-883,
LV04A
SN54LV04A
SN74LV04A
|
PDF
|
Untitled
Abstract: No abstract text available
Text: SN54LV04A, SN74LV04A HEX INVERTERS SCLS388J − SEPTEMBER 1997 − REVISED APRIL 2005 D 2-V to 5.5-V VCC Operation D Max tpd of 6.5 ns at 5 V D Latch-Up Performance Exceeds 250 mA Per SN54LV04A . . . J OR W PACKAGE SN74LV04A . . . D, DB, DGV, NS, OR PW PACKAGE
|
Original
|
SN54LV04A,
SN74LV04A
SCLS388J
000-V
A114-A)
A115-A)
SN54LV04A
|
PDF
|
Untitled
Abstract: No abstract text available
Text: SN54LV04A, SN74LV04A HEX INVERTERS SCLS388J − SEPTEMBER 1997 − REVISED APRIL 2005 D Support Mixed-Mode Voltage Operation on D 2-V to 5.5-V VCC Operation D Max tpd of 6.5 ns at 5 V D Latch-Up Performance Exceeds 250 mA Per SN54LV04A . . . J OR W PACKAGE
|
Original
|
SN54LV04A,
SN74LV04A
SCLS388J
SN54LV04A
|
PDF
|
|
lv04a
Abstract: A115-A C101 SN54LV04A SN74LV04A
Text: SN54LV04A, SN74LV04A HEX INVERTERS SCLS388D – SEPTEMBER 1997 – REVISED JANUARY 2001 D D D D SN54LV04A . . . J OR W PACKAGE SN74LV04A . . . D, DB, DGV, NS, OR PW PACKAGE TOP VIEW 2-V to 5.5-V VCC Operation Typical VOLP (Output Ground Bounce) <0.8 V at VCC = 3.3 V, TA = 25°C
|
Original
|
SN54LV04A,
SN74LV04A
SCLS388D
SN54LV04A
000-V
A114-A)
A115-A)
SN54ion
lv04a
A115-A
C101
SN54LV04A
SN74LV04A
|
PDF
|
Untitled
Abstract: No abstract text available
Text: SN54LV04A, SN74LV04A HEX INVERTERS SCLS388J − SEPTEMBER 1997 − REVISED APRIL 2005 D 2-V to 5.5-V VCC Operation D Max tpd of 6.5 ns at 5 V D Latch-Up Performance Exceeds 250 mA Per SN54LV04A . . . J OR W PACKAGE SN74LV04A . . . D, DB, DGV, NS, OR PW PACKAGE
|
Original
|
SN54LV04A,
SN74LV04A
SCLS388J
000-V
A114-A)
A115-A)
SN54LV04A
|
PDF
|
Untitled
Abstract: No abstract text available
Text: SN54LV04A, SN74LV04A HEX INVERTERS SCLS388J − SEPTEMBER 1997 − REVISED APRIL 2005 D 2-V to 5.5-V VCC Operation D Max tpd of 6.5 ns at 5 V D Latch-Up Performance Exceeds 250 mA Per 13 3 12 4 11 5 10 6 9 7 8 1Y 2A 2Y 3A 3Y 14 1Y 1A NC VCC 6A 1 2 13 6A 3
|
Original
|
SN54LV04A,
SN74LV04A
SCLS388J
SN54LV04A
|
PDF
|
LV04A
Abstract: A115-A C101 SN54LV04A SN74LV04A CA 6Y Marking
Text: SN54LV04A, SN74LV04A HEX INVERTERS SCLS388D – SEPTEMBER 1997 – REVISED JANUARY 2001 D D D D SN54LV04A . . . J OR W PACKAGE SN74LV04A . . . D, DB, DGV, NS, OR PW PACKAGE TOP VIEW 2-V to 5.5-V VCC Operation Typical VOLP (Output Ground Bounce) <0.8 V at VCC = 3.3 V, TA = 25°C
|
Original
|
SN54LV04A,
SN74LV04A
SCLS388D
SN54LV04A
000-V
A114-A)
A115-A)
SN54tion
LV04A
A115-A
C101
SN54LV04A
SN74LV04A
CA 6Y Marking
|
PDF
|
A115-A
Abstract: C101 LV04A SN54LV04A SN74LV04A 74LV04A
Text: SN54LV04A, SN74LV04A HEX INVERTERS SCLS388J − SEPTEMBER 1997 − REVISED APRIL 2005 D 2-V to 5.5-V VCC Operation D Max tpd of 6.5 ns at 5 V D Latch-Up Performance Exceeds 250 mA Per SN54LV04A . . . J OR W PACKAGE SN74LV04A . . . D, DB, DGV, NS, OR PW PACKAGE
|
Original
|
SN54LV04A,
SN74LV04A
SCLS388J
SN54LV04A
A115-A
C101
LV04A
SN54LV04A
SN74LV04A
74LV04A
|
PDF
|
Untitled
Abstract: No abstract text available
Text: SN54LV04A, SN74LV04A HEX INVERTERS SCLS388E – SEPTEMBER 1997 – REVISED AUGUST 2002 SN54LV04A . . . J OR W PACKAGE SN74LV04A . . . D, DB, DGV, NS, OR PW PACKAGE TOP VIEW 14 2 13 3 12 4 11 5 10 6 9 7 8 Support Mixed-Mode Voltage Operation on All Ports
|
Original
|
SN54LV04A,
SN74LV04A
SCLS388E
000-V
A114-A)
A115-A)
SN54LV04A
|
PDF
|
Untitled
Abstract: No abstract text available
Text: SN54LV04A, SN74LV04A HEX INVERTERS SCLS388J − SEPTEMBER 1997 − REVISED APRIL 2005 D 2-V to 5.5-V VCC Operation D Max tpd of 6.5 ns at 5 V D Latch-Up Performance Exceeds 250 mA Per 13 3 12 4 11 5 10 6 9 7 8 1Y 2A 2Y 3A 3Y 14 1Y 1A NC VCC 6A 1 2 13 6A 3
|
Original
|
SN54LV04A,
SN74LV04A
SCLS388J
000-V
A114-A)
A115-A)
SN54LV04A
|
PDF
|
Untitled
Abstract: No abstract text available
Text: SN54LV04A, SN74LV04A HEX INVERTERS SCLS388J − SEPTEMBER 1997 − REVISED APRIL 2005 D 2-V to 5.5-V VCC Operation D Max tpd of 6.5 ns at 5 V D Latch-Up Performance Exceeds 250 mA Per 13 3 12 4 11 5 10 6 9 7 8 1Y 2A 2Y 3A 3Y 14 1Y 1A NC VCC 6A 1 2 13 6A 3
|
Original
|
SN54LV04A,
SN74LV04A
SCLS388J
000-V
A114-A)
A115-A)
SN54LV04A
|
PDF
|
Untitled
Abstract: No abstract text available
Text: SN54LV04A, SN74LV04A HEX INVERTERS SCLS388A - SEPTEMBER 1997 - REVISED APRIL 1998 • • • • SN54LV04A . . . J OR W PACKAGE SN74LV04A . . D, DB, NS, OR PW PACKAGE TOP VIEW CMOS) Process Typical Vqlp (Output Ground Bounce) <0.8 Va tV cc,TA = 25°C Typical Vqhv (Output Vqh Undershoot)
|
OCR Scan
|
SN54LV04A,
SN74LV04A
SCLS388A
MIL-STD-883,
300-mil
SN54LV04A
SN74LV04A
|
PDF
|
Untitled
Abstract: No abstract text available
Text: SN54LV04A, SN74LV04A HEX INVERTERS S C L S 3 8 8 B -S E P T E M B E R 1997 - R EVISED JU NE 1998 • • EP/C Enhanced-Performance Implanted CMOS Process SN54LV04A. . . j o r w SN 74LV04A . . . d , d b , d g v , n s , (TOP VIEW) Typical V q lp (Output Ground Bounce)
|
OCR Scan
|
SN54LV04A,
SN74LV04A
MIL-STD-883,
SN54LV04A.
74LV04A
|
PDF
|