t703-2000
Abstract: LR42272 LR42272-40 T7032 t609 walkie-talkie T703 walkie-talkie diagram transpak lr42272 f703
Text: TRANSPAKTM T703 DC Input Isolating, Field Configurable Two-Wire Transmitter Provides an Isolated Current Loop in Proportion to a DC Current or Voltage Input Description The T703 has 16 overlapping input ranges which are field selectable via top-accessed DIP switches
|
Original
|
T703can
1000Vrms
120VAC
24/40VDC,
600mA
741-F
721-0431-00-L
t703-2000
LR42272
LR42272-40
T7032
t609
walkie-talkie
T703
walkie-talkie diagram
transpak lr42272
f703
|
PDF
|
Inmos t805
Abstract: IMS T805-G25S IMS T805-F25S IMS T800 T400 T414 T425 T800 T805 inmos T414
Text: IMS T805 32-bit floating-point transputer FEATURES Floating Point Unit 32 32 bit architecture 40 ns internal cycle time 25 MIPS peak instruction rate 3.6 Mflops (peak) instruction rate Pin compatible with IMS T800, IMS T425, IMS T400 and IMS T414 Debugging support
|
Original
|
32-bit
Inmos t805
IMS T805-G25S
IMS T805-F25S
IMS T800
T400
T414
T425
T800
T805
inmos T414
|
PDF
|
inmos T414
Abstract: inmos T400 12u-1919-g19 25f5 T400 600 inmos transputer T425 T400 clock T800 transputer AD T805 IMS T414
Text: IMS T400 Low cost 32-bit transputer FEATURES H 32 bit architecture H 50 ns internal cycle time H 20 MHz only H 20 MIPS peak instruction rate H 10 MIPS sustained instruction rate H Pin compatible with IMS T805, IMS T800, IMS T425 and IMS T414 H 2 Kbytes on-chip static RAM
|
Original
|
32-bit
inmos T414
inmos T400
12u-1919-g19
25f5
T400 600
inmos transputer T425
T400 clock
T800 transputer
AD T805
IMS T414
|
PDF
|
T425
Abstract: T400 T414 T800 T805 inmos transputer T425 T800 transputer IMST425
Text: IMS T425 32-bit transputer FEATURES 32 bit architecture 40 ns internal cycle time 25 MIPS peak instruction rate Pin compatible with IMS T805, IMS T800, IMS T400 and IMS T414 Debugging support 4 Kbytes on-chip static RAM System Services 100 Mbytes/sec sustained data rate to internal
|
Original
|
32-bit
T425
T400
T414
T800
T805
inmos transputer T425
T800 transputer
IMST425
|
PDF
|
Inmos t805
Abstract: IMS T805-F20E T425 T800 IMST800 21-F5 REAL32
Text: IMS T805E 32-bit floating-point transputer – Extended temperature FEATURES APPLICATIONS Scientific and mathematical applications High speed multi processor systems High performance graphics processing – HUD/HDD displays Supercomputers Workstations and workstation clusters
|
Original
|
T805E
32-bit
Inmos t805
IMS T805-F20E
T425
T800
IMST800
21-F5
REAL32
|
PDF
|
X00XX
Abstract: T805C
Text: Guidelines for Supplying Test Vector Simulations 4401035 NC Guidelines for Supplying Test Vector Simulations sary, contact your local FAE for any clarifications or explanations. contact Kirk Grover OR Kim Williams email addresses: grover@poci.amis.com williams@poci.amis.com
|
Original
|
|
PDF
|
nFORCE
Abstract: nvidia nforce4 ap8202q CLEVO nForce4 sli 740BGA B170PW01 rqa130n03 nForce 560 SLI nforce4 ultra
Text: Preface Notebook Computer M590KE Service Manual Preface I Preface Notice The company reserves the right to revise this publication or to change its contents without notice. Information contained herein is for reference only and does not constitute a commitment on the part of the manufacturer or any subsequent vendor. They assume no responsibility or liability for any errors or inaccuracies that may appear in this publication nor are
|
Original
|
M590KE
Z4318
74HCT164
80CLK-FH
Z4310
Z4311
Z4312
Z4313
Z4314
nFORCE
nvidia nforce4
ap8202q
CLEVO
nForce4 sli
740BGA
B170PW01
rqa130n03
nForce 560 SLI
nforce4 ultra
|
PDF
|
LT1166
Abstract: No abstract text available
Text: _ LT1166 u i m TECHNOLOGY Pow er O u tp u t S tage A u to m a tic Bias System K O T U IK S D C S C R IP TIO n • S e t C l a s s A B B i a s C u r r e n ts T h e L T 1 1 6 6 is a bias generating s y s te m f o r controlling ■ E lim in a te s Ad ju s tm e n ts
|
OCR Scan
|
LT1166
00V/ns
LT1166
|
PDF
|
inmos T400
Abstract: T400-T20S AD1230 T4-0065 800-00030 T400-J20S AD123 inmos transputer reference manual imst400
Text: iZ J S G S -T H O M S O N ^ 7 # . » » I U I © « » IM S T 4 0 0 ® 32 bit transputer FEATURES 32 bit architecture 50 ns internal cycle time 20 MHz only 20 MIPS peak instruction rate 10 MIPS sustained instruction rate Pin compatible with IMS T805, IMS T800, IMS T425
|
OCR Scan
|
|
PDF
|
TDA0161 equivalent
Abstract: 1N3393 BDX54F equivalent byt301000 bux transient voltage suppressor ST90R9 ua776mh sgs 2n3055 Transistor morocco mje13007 inmos transputer reference manual
Text: SHORTFORM 1995 NOVEMBER 1994 USE IN LIFE SUPPORT DEVICES OR SYSTEMS MUST BE EXPRESSLY AUTHORIZED SGS-THOMSON PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF SGS-THOMSON Microelectronics. As used herein:
|
OCR Scan
|
|
PDF
|
IMST414
Abstract: IMS T400 ST T4 1060 0922 imst400 IMST225 inmos T414 T805-20 R3174 si9590 inmos transputer
Text: SGS-THOMSON IM S T 4 0 0 Low cost 32-bit transputer FEATURES • 32 bit architecture ■ 50 ns internal cycle time ■ 20 MHz only ■ 20 MIPS peak instruction rate ■ 10 MIPS sustained instruction rate ■ Pin compatible with IMS T805, IMS T800, IMS T425
|
OCR Scan
|
32-bit
IMST414
PLCC100/
IMS T400
ST T4 1060 0922
imst400
IMST225
inmos T414
T805-20
R3174
si9590
inmos transputer
|
PDF
|
IMST222
Abstract: IMST225 lwm 2464 a T805-G20E
Text: SGS-THOMSON IMS T805E L K g lT IM M ! 32-bit floating-point transputer - Extended temperature EATURES 32 bit architecture 50 ns internal cycle tim e 20 M IPS peak instruction rate 2.8 M flops (peak) instruction rate Pin co m patible w ith IMS T800 Floating Point Unit
|
OCR Scan
|
T805E
32-bit
IMST222
IMST225
lwm 2464 a
T805-G20E
|
PDF
|
AU155
Abstract: No abstract text available
Text: 4i 6 NOTES: 1. RECOM MENDED P .C .B . TH IC KN ESS 1 .6 0 MM 2. H O USING M A T 'L : NYLON COLOR: 3. C O N TAC TS: 6 6 , 2 5% G LASS REINFORCED, SEE TABLE PH O S BR O N ZE A LLO Y U N S - C 5 1 0 0 0 , 0 0 .4 6 0 ROUND WIRE, PLATING SEE TABLE. M ETAL SH ELL M ATER IAL:
|
OCR Scan
|
--X661
--X621
T80510
AU155
|
PDF
|
Untitled
Abstract: No abstract text available
Text: S G S -1 H 0 M S 0 N « t i m i I g ï M a M Ê IMS T400 i Low cost 32-bit transputer FEATURES 32 bit architecture 50 ns internal cycle time 20 MHz only 20 MIPS peak instruction rate 10 MIPS sustained instruction rate Pin compatible with IMS T805, IMS T800, IMS T425
|
OCR Scan
|
32-bit
T00b2
|
PDF
|
|
CQ 2AF1
Abstract: IMST425 IMS T400 Inmos T222
Text: 32-bit transputer FEATURES • 32 bit architecture ■ 40 ns internal cycle time ■ 25 MIPS peak instruction rate ■ Pin compatible with IMS T805, IMS T800, IMS T400 and IMS T414 ■ Debugging support ■ 4 Kbytes on-chip static RAM ■ 100 Mbytes/sec sustained data rate to internal
|
OCR Scan
|
32-bit
CQ 2AF1
IMST425
IMS T400
Inmos T222
|
PDF
|
Untitled
Abstract: No abstract text available
Text: TOSHIBA TMP91C642A CMOS 8-BIT MICROCONTROLLERS TMP91C642AN /TMP91C642AF 1. OUTLINE AND CHARACTERISTICS The TM P91C642A is an advanced-function and hig h ly in te g ra te d 8-bit microcontroller which is developed for use with software servos. In addition to I/O ports and other basic components, the TMP91C642A has high-speed
|
OCR Scan
|
TMP91C642A
TMP91C642AN
/TMP91C642AF
P91C642A
TMP91C642A
64-pin
SDIP64-P-750)
TMP91C642AP
|
PDF
|
specifications of tdr
Abstract: Inmos t805 IMS processor
Text: SGS-THOMSON IMS T805 ’H E S m M M 32-bit floating-point transputer FEATURES • ■ ■ 32 bit architecture 40 ns internal cycle tim e 25 M IPS peak instruction rate ■ 3.6 M flops (peak) instruction rate ■ Pin co m patible w ith IMS T800, IMS T425, IMS T400
|
OCR Scan
|
32-bit
specifications of tdr
Inmos t805
IMS processor
|
PDF
|
Untitled
Abstract: No abstract text available
Text: ’My 22 Chapter 6 IMS T805 transputer mos* Engineering Data FEATURES 32 bit architecture 33 ns internal cycle time 30 MIPS peak instruction rate 4.3 Mflops (peak) instruction rate Pin compatible with IMS T800, IMS T425, IMS T400 and IMST414 Debugging support
|
OCR Scan
|
IMST414
T805-G20S
IMST805-G25S
T805-G30S
T805-J20S
T805-J25S
T805-F20S
T805-F25S
T805-F30S
MIL-STD-883
|
PDF
|
XCS3201FN
Abstract: ATT92020 80386SL MC68HC11A1FU
Text: Pomona Innovative Solutions For IC Test Anc Development Expressly designed to facilitate testing of your surface-mounted devices, Pomona IC Test Clips and Pomona Solder-On Adapters are engineered in form and function to provide a convenient interface to logic analyzers for fast and reliable
|
OCR Scan
|
|
PDF
|
ic t805
Abstract: IMS T805-F20E inmos transputer inmos transputer T225 T425 T800 t225 Inmos t805 IMS T805-G20E MEMAD11
Text: SGS-THOMSON IMS T805E •HI 32-bit floating-point transputer - Extended temperature EATURES 32 bit architecture 50 ns internal cycle time 20 MIPS peak instruction rate 2.8 Mflops (peak) instruction rate Pin compatible with IMS T800 Floating Point Unit Debugging support
|
OCR Scan
|
T805E
32-bit
ic t805
IMS T805-F20E
inmos transputer
inmos transputer T225
T425
T800
t225
Inmos t805
IMS T805-G20E
MEMAD11
|
PDF
|
t425
Abstract: SGS thomson power schottky 8000000C sgs thomson 23-F1 KJH T6 IMST425 inmos transputer T425
Text: w # S G S -T H O M S O N IM < 5 , kT # D ïiin g M iiiL iK g T Â E g n e i ,M & _ T 4 2 5 32-bit transputer FEATURES 32 bit architecture 40 ns internal cycle time 25 MIPS peak instruction rate Pin compatible with IMS T805, IMS T800, IMST400 and IMS T414
|
OCR Scan
|
32-bit
MST400
PGA/84pin
PLCC/100
t425
SGS thomson power schottky
8000000C
sgs thomson
23-F1
KJH T6
IMST425
inmos transputer T425
|
PDF
|
sbl 20100
Abstract: T425-X25S MEMAD11 inmos transputer T425
Text: ^•7 # DMD g(fii ilL[l(gTO©[i!!in(gI / = T S G S -T H O M S O N IM S T 4 2 5 32-bit transputer FEATURES ■ 32 bit architecture ■ 40 ns internal cycle time ■ 25 MIPS peak instruction rate ■ Pin compatible with IMS T805, IMS T800, IMS T400 and IMS T414
|
OCR Scan
|
32-bit
sbl 20100
T425-X25S
MEMAD11
inmos transputer T425
|
PDF
|
IMSC100
Abstract: IMS T800 CPU STI 7110 transputer LONGSUM LED T9000 u44X IMST9000 Edd 44 inmos transputer
Text: 55 IMS T9000 transputer I . tre y mos Preliminary Information FEATURES Instruction set com patible with the IMS T805 Pipelined superscalar m icro-architecture W orkspace cache Programmable m em ory interface 4 Gbyte physical address space 16 Kbyte instruction and data cache
|
OCR Scan
|
T9000
IMSC100
IMS T800
CPU STI 7110
transputer
LONGSUM LED
u44X
IMST9000
Edd 44
inmos transputer
|
PDF
|
Untitled
Abstract: No abstract text available
Text: 32 BIT MICROPROCESSOR FEATURES H Pipelined superscalar micro-architecture Central Processing Unit H W orkspace cache 32 bit Integer Unit H Programmable memory interface 7 Stage Pipeline H 4 Gbyte physical address space 64 bit Floating Point Unit H 16 Kbyte instruction and data cache
|
OCR Scan
|
16Kbyte
T9000
IMST900-F20S
T9000
|
PDF
|