toshiba p300
Abstract: kd qa
Text: INTEGRATED T O SH IB A 8 -B IT CIRCUIT TECHNICAL TOSHIBA CMOS DIGITAL INTEGRATED CIRCUIT TC74ACT299P/F/FW DATA SILICON MONOLITHIC PIPO SHIFT REGISTER WITH ASYNCHRONOUS CLEAR The TC74ACT299 is an advanced high speed CMOS 8-BIT PIPO SHIFT REGISTER fabricated with silicon gate and
|
OCR Scan
|
PDF
|
TC74ACT299P/F/FW
TC74ACT299
20PIN
20PIN
300mil
685TYP
toshiba p300
kd qa
|
IR 30 D1
Abstract: No abstract text available
Text: SN74ALS236 64 x 4 ASYNCHRONOUS FIRST-IN, FIRST-OUT MEMORY SDAS107A-OCTOBER 1986 - REVISED SEPTEMBER 1993 Asynchronous Operation Organized as 64 Words by 4 Bits DW OR N PACKAGE TOP VIEW r NC [ 1 Data Rates From 0 to 30 MHz 3-State Outputs 16 J VCC 15 ] S O
|
OCR Scan
|
PDF
|
SN74ALS236
SDAS107A-OCTOBER
300-mll
256-bit
IR 30 D1
|
Untitled
Abstract: No abstract text available
Text: TL16C550C ASYNCHRONOUS COMMUNICATIONS ELEMENT WITH AUTOFLOW CONTROL SLLS177B- MARCH 1994 - REVISED MARCH 1996 • Programmable Auto-RTS and Auto-CTS • In Auto-CTS Mode, CTS Controls Transmitter • In Auto-RTS Mode, RCV FIFO Contents and Threshold Control RTS
|
OCR Scan
|
PDF
|
TL16C550C
SLLS177B-
TL16C450
16-MHz
16-byte
|
Untitled
Abstract: No abstract text available
Text: SN74ALS233B 16x5 ASYNCHRONOUS FIRST-IN, FIRST-OUT MEMORY SCAS253 - MARCH 1990 - REVISED JUNE 1992 • Independent Asychronous Inputs and Outputs DW OR N PACKAGE TOP VIEW • 16 Words by 5 Bits OE [ 1 FULL-1 [ 2 • Data Rates From 0 to 40 MHz • Fall-Through Ti me. . . 14 ns Typ
|
OCR Scan
|
PDF
|
SN74ALS233B
SCAS253
300-mil
80-bit
|
74ALS234
Abstract: No abstract text available
Text: SN54ALS234, SN74ALS234 64 x 4 ASYNCHRONOUS FIRST-IN FIRST OUT MEMORY 0 2 9 5 8 , OCTOBER 1 9 8 6 Asynchronous Operation S N 54A LS 234 . . . J PACKAGE S N 74A LS 234 . . . 0 OR N PACKAGE Organized as 6 4 Words of 4 Bits Management Products TOP VIEW! Data Rates from 0 to 30 MHz
|
OCR Scan
|
PDF
|
SN54ALS234,
SN74ALS234
I67401B
256-bit
192-WORD
12-BIT
74ALS234
|
Untitled
Abstract: No abstract text available
Text: S N 5 4 A LS 2 2 9 A , S N 7 4 A LS 2 2 9 A 1 6 x 5 ASYNCHRONOUS FIRST-IN FIRST-OUT MEMORIES D 2 8 7 6 . M A R C H 1 9 8 6 -R E V IS E D M A Y 1 9 8 6 • Independent Asychronous Inputs and Outputs • 16 Words by 5 Bits Each • Data Rates from 0 to 30 MHz
|
OCR Scan
|
PDF
|
LS229A
|
Untitled
Abstract: No abstract text available
Text: SN74ALS232B 1 6 x 4 ASYNCHRONOUS FIRST IN, FIRST OUT MEMORY D3247 • Independent Asynchronous Inputs and Outputs DW OR N PACKAGE Package Options Include Plastic "Sm all O utline" Packages, Plastic Chip Carriers, and Standard Plastic 300-m il DIPs OE C TOP VIEW
|
OCR Scan
|
PDF
|
SN74ALS232B
D3247
300-m
16NPUT)
|
Q7910
Abstract: SN74ALS2232A
Text: SN74ALS2232A 64 x 8 ASYNCHRONOUS FIRST-IN FIRST-OUT MEMORY D3091, F E B R U A R Y 1988 - R E V IS E D M A R C H 1990 Independent Asynchronous Inputs and Outputs NT PA C K A G E ITO P VIEW [ DOC D1 C D2C D3C 64 Words by 8 Bits rst Data Rates from 0 to 40 MHz
|
OCR Scan
|
PDF
|
SN74ALS2232A
D3091,
Q7910
|
821A4
Abstract: No abstract text available
Text: SN54HCT242, SN54HCT243 SN74HCT242, SN74HCT243 QUADRUPLE BUS TRANSCEIVERS WITH 3 STATE OUTPUTS D 2 8 0 4 . M AR C H 1 9 8 4 - Inputs are TTL-Voltage Compatible • 2-W ay Asynchronous Communication Between Data Buses TO P V IE W ] G1 C 1 L J l4 H V CC 13 2 G2
|
OCR Scan
|
PDF
|
SN54HCT242,
SN54HCT243
SN74HCT242,
SN74HCT243
300-m
821A4
|
CT 2048
Abstract: D8228
Text: SN74ACT7203L, SN74ACT7204L, SN74ACT7205L, SN74ACT7206L 2048 x 9,4096 x 9,8192 x 9,16384 x9 ASYNCHRONOUS FIRST-IN, FIRST-OUT MEMORIES SCAS226A - FEBRUARY 1993 - REVISED SEPTEMBER 1995 Reads and Writes Can Be Asynchronous or Coincident Organization: - SN74ACT7203L - 2048 x 9
|
OCR Scan
|
PDF
|
SN74ACT7203L,
SN74ACT7204L,
SN74ACT7205L,
SN74ACT7206L
SCAS226A
SN74ACT7203L
SN74ACT7204L
SN74ACT7205L
IDT7203/7204
CT 2048
D8228
|
74ALS233
Abstract: No abstract text available
Text: S N 5 4 A LS 2 3 3 A , S N 7 4 A LS 2 3 3 A 1 6 x 5 ASYNCHRONOUS FIRST-IN FIRST-OUT MEMORIES D 2 8 7 6 . JA N U A R Y 1 9 8 6 - Package Options Include Plastic "Small Outline" Packages. Ceramic Chip Carriers, and Standard Plastic and Ceramic 300-mil DIPs S N 54A LS 233A . . . J PACKAGE
|
OCR Scan
|
PDF
|
300-mil
ALS233A
74ALS233
|
um611864
Abstract: No abstract text available
Text: a S amar a a P R E L IM IN A R Y - UM611864 64K X 18 Bit Synchronous High Speed CMOS SRAM Features Single +5V power supply Fast access times: 9/11 ns Current: Operating: 275mA Standby: 95mA Synchronous self-timed write Individual byte write control Asynchronous output enable
|
OCR Scan
|
PDF
|
UM611864
275mA
52-pin
UM611864
UM611864-11
|
Untitled
Abstract: No abstract text available
Text: SN74ACT7881 1024 x 18 CLOCKED FIRST-IN, FIRST-OUT MEMORY SCAS227C - FEBRUARY 1993 - REVISED FEBRUARY 1996 • Member of the Texas Instruments Wldebus Family • Independent Asynchronous Inputs and Outputs • Input-Ready, Output-Ready, and Half-Full Flags
|
OCR Scan
|
PDF
|
SN74ACT7881
SCAS227C
SN74ACT7882,
SN74ACT7884,
SN74ACT7811
50-pF
68-Pin
80-Pln
DO-D17
|
741t
Abstract: L076
Text: TYPES SNS4LS242, SN54LS243, SN74LS242. SN74LS243 QUADRUPLE BUS TRANSCEIVERS • Two-Way Asynchronous Communication Between Data Bums • P-N-P Inputs Reduce D-C Loading • Hysteresis Typically 400 mV at Inputs Improves Noise Margin 8N64LS242 . . . J O R W
|
OCR Scan
|
PDF
|
SNS4LS242,
SN54LS243,
SN74LS242.
SN74LS243
8N64LS242
SN74LS242
SN74LS'
XS242
LS243
SN54LS243
741t
L076
|
|
Untitled
Abstract: No abstract text available
Text: TL16C550A ASYNCHRONOUS COMMUNICATIONS ELEMENT D3128.AUG UST1989- HEVISEDFEBRUARY 1990 • Capable o f Running w ith A ll Existing TL16C450 Software N PACKAGE TOP VIEW • A fte r Reset, A ll R egisters Are Identical to the TL16C450 Register Set DOC l U D1C
|
OCR Scan
|
PDF
|
TL16C550A
D3128
UST1989-
TL16C450
16-Byte
Seria400
|
Untitled
Abstract: No abstract text available
Text: SN74ALS229B 16 x 5 ASYNCHRONOUS FIRST-IN, FIRST-OUT MEMORY SPAS09Q - MARCH 1990 - REVISED JUNE 1992 • Independent Asychronous Inputs and Outputs • 16 Words by 5 Bits • Data Rates From 0 to 40 MHz • Fall-Through Time. . . 14 ns "typ • 3-State Outputs
|
OCR Scan
|
PDF
|
SN74ALS229B
SPAS09Q
300-mll
80-bit
|
NS16C450N
Abstract: No abstract text available
Text: TL16C450 ASYNCHRONOUS COMMUNICATIONS ELEM ENT 0 3 0 9 6 , M A R C H 1 9 8 8 - R E V IS E O A P R IL 1 9 8 9 N DUAL-IN-LINE PACKAGE • Programmable Baud Rate Generator Allows Division of Any Input Reference Clock by 1 to 216 - 1 and Generates an Internal 16 X
|
OCR Scan
|
PDF
|
TL16C450
TL16C450
NS16C450N
|
Untitled
Abstract: No abstract text available
Text: UT54ACS193/UT54ACTS193 Radiation-Hardened Synchronous 4-Bit Up-Down Dual Clock Counters FEATURES • • • • • • • • • • PIN OUTS 16-Pin D IP Top View Look-ahead circuitry enhances cascaded counters Fully synchronous in count modes Parallel asynchronous load for modulo-N count lengths
|
OCR Scan
|
PDF
|
UT54ACS193/UT54ACTS193
16-pin
16-lead
UT54ACS193
UT54ACTS193
|
54ACS
Abstract: LT26
Text: a d v a n c e in fo r m a t i o n \ J T 54ACS 193/UT54ACTS 193 Radiation-Hardened Synchronous 4-Bit Up-Down Counters FEATURES • • • • • • • • • • Look-ahead circuitry enhances cascaded counters Fully synchomous in count modes Parallel asynchronous load for modulo-N count lengths
|
OCR Scan
|
PDF
|
54ACS
193/UT54ACTS
16-pin
UT54ACS193
UT54ACTS193
lt-26
LT26
|
Video RAM
Abstract: TMS55165
Text: TMS55165 262144 BY 16-BIT MULTIPORT VIDEO RAM SMVS165B-AUGUST1992-flEVISED JANUARY 1993 DGH PACKAGEt TOP VIEW DRAM : 262 144 Words x 16 Bits SAM: 256 Words x 16 Bits Dual Port Accessibility - Simultaneous and Asynchronous Access From the DRAM and SAM Ports
|
OCR Scan
|
PDF
|
TMS55165
16-BIT
SMVS165B-AUGUST1992-flEVISED
SMVS165B-AUGUST1992-REVISED
16-BIT
Video RAM
|
Untitled
Abstract: No abstract text available
Text: SN74ACT2235 1024x9x2 ASYNCHRONOUS BIDIRECTIONAL FIRST-IN, FIRST-OUT MEMORY SCAS148E - DECEMBER 1990 - REVISED APRIL 1998 • Independent Asynchronous Inputs and Outputs • Access Times of 25 ns With a 50-pF Load • Data Rates up to 50 MHz • Low-Power Advanced CMOS Technology
|
OCR Scan
|
PDF
|
SN74ACT2235
1024x9x2
SCAS148E
50-pF
44-Pin
64-Pin
|
Untitled
Abstract: No abstract text available
Text: SN74ALS236 64x4 ASYNCHRONOUS FIRST-IN, FIRST-OUT MEMORY SDAS107C - OCTOBER 1986 - REVISED APRIL 1998 DW OR N PACKAGE TOP VIEW • Asynchronous Operation • Organized as 64 Words by 4 Bits • Data Rates up to 30 MHz • 3-State Outputs • Package Options Include Plastic
|
OCR Scan
|
PDF
|
SN74ALS236
SDAS107C
300-mil
256-bit
|
TMP68661
Abstract: No abstract text available
Text: TOSHIBA UC/UP S4E D • c]0,ì 7 2 4 Iì G 0 5 4 G 7 5 TO SHIBA Ö24 * T 0 S 3 TM P68661 1. INTRODUCTION - r - is - 3 1 - a n The TMP68661 enhanced program m able communications interface (EPCI) is a universal synchoronous/asynchronous data communications controller chip th at is an
|
OCR Scan
|
PDF
|
G054G75
P68661
TMP68661
TMP68000
16-bit
54BSC
24BSC
|
74als2238
Abstract: No abstract text available
Text: SN74ALS2238 32 x 9 x 2 ASYNCHRONOUS BIDIRECTIONAL FIRST-IN FIRST-OUT MEMORY D3501, A P R IL 1990 N PACKAQE TOP VIEW Independent Asychronous Input« and Outputs Bidirectional RSTK 32 Word« by 9 BK. Each * Data Rate« from 0 to 40 MHz * F a ll-T h ro u g h T im e . . . 2 2 n « iy p
|
OCR Scan
|
PDF
|
SN74ALS2238
D3501,
576-bit
74als2238
|