XC3S700A
Abstract: xc3s200aft256 XC3S400AFT256 XC3S50A L01P L02P FG320 UG331 L05P xc3s400a ftg256
Text: Spartan-3A FPGA Family: Data Sheet R DS529 July 10, 2007 Product Specification Module 1: Introduction and Ordering Information - DS529-1 v1.4.1 July 10, 2007 • • • • • • • Introduction Features Architectural and Configuration Overview General I/O Capabilities
|
Original
|
DS529
DS529-1
DS529-2
DS529-3
XC3S50A
XC3S200A
FT256
DS529-4
XC3S700A
xc3s200aft256
XC3S400AFT256
L01P
L02P
FG320
UG331
L05P
xc3s400a ftg256
|
PDF
|
Untitled
Abstract: No abstract text available
Text: VSP1221 www.ti.com SLES012A – SEPTEMBER 2001 – REVISED JULY 2004 12-BIT, 21-MSPS, ULTRALOW-POWER CCD SIGNAL PROCESSOR FEATURES • • • • • • APPLICATIONS • • Digital Still Camera Digital Video Camera DESCRIPTION The VSP1221 is a highly-integrated mixed-signal IC
|
Original
|
VSP1221
SLES012A
12-BIT,
21-MSPS,
VSP1221
a12-bit,
21-MSPS
|
PDF
|
Untitled
Abstract: No abstract text available
Text: TPS657052 TPS657051 www.ti.com SLVSA08 – FEBRUARY 2010 PMU for Embedded Camera Module Check for Samples: TPS657052, TPS657051 FEATURES 1 • • • • • • • • • • • Two 400mA Step-Down Converters Up to 92% Efficiency VIN Range for DCDC Converter From 3.3V to 6V
|
Original
|
TPS657052
TPS657051
SLVSA08
TPS657052,
400mA
200mA
TPS657051/52
|
PDF
|
Untitled
Abstract: No abstract text available
Text: Spartan-6 FPGA Clocking Resources User Guide UG382 v1.8 June 20, 2013 Notice of Disclaimer The information disclosed to you hereunder (the “Materials”) is provided solely for the selection and use of Xilinx products. To the maximum extent permitted by applicable law: (1) Materials are made available "AS IS" and with all faults, Xilinx hereby DISCLAIMS ALL
|
Original
|
UG382
|
PDF
|
Untitled
Abstract: No abstract text available
Text: 7 Series FPGAs Clocking Resources User Guide UG472 v1.8 August 7, 2013 The information disclosed to you hereunder (the “Materials”) is provided solely for the selection and use of Xilinx products. To the maximum extent permitted by applicable law: (1) Materials are made available "AS IS" and with all faults, Xilinx hereby DISCLAIMS ALL
|
Original
|
UG472
5x36K
DSP48
XC7A200T
|
PDF
|
LPDDR KINTEX 7
Abstract: SPARTAN-6 spartan6 ug384 XA6SLX75
Text: 10 XA Spartan-6 Automotive FPGA Family Overview DS170 v1.3 December 13, 2012 Product Specification General Description The Xilinx Automotive (XA) Spartan -6 family of FPGAs provides leading system integration capabilities with the lowest total cost for highvolume automotive applications. The ten-member family delivers expanded densities ranging from 3,840 to 101,261 logic cells and faster,
|
Original
|
DS170
UG382)
UG393)
UG394)
LPDDR KINTEX 7
SPARTAN-6
spartan6
ug384
XA6SLX75
|
PDF
|
Untitled
Abstract: No abstract text available
Text: External Memory Interfaces in Stratix V Devices 7 2012.12.28 SV51008 Subscribe Feedback The Stratix V devices provide an efficient architecture that allows you to fit wide external memory interfaces to support a high level of system bandwidth within the small modular I/O bank structure. The I/Os are
|
Original
|
SV51008
|
PDF
|
MPC8255
Abstract: MPC8260 MPC860 SPEC95
Text: Advance Information MPC8255EC/D Rev. 0.1, 2/2002 MPC8255 Hardware Specifications This document contains detailed information on power considerations, DC/AC electrical characteristics, and AC timing specifications for the MPC8255 PowerQUICC II communications processor.
|
Original
|
MPC8255EC/D
MPC8255
MPC8255
MPC8260
MPC860
SPEC95
|
PDF
|
MPC8270
Abstract: ah222 k242 mPC 514 MPC8270VR MPC8270ZQ MPC8275 MPC8275VR MPC8275ZQ MPC8280
Text: Freescale Semiconductor MPC8280EC Rev. 1.7, 12/2006 Technical Data MPC8280 PowerQUICC II Family Hardware Specifications This document contains detailed information about power considerations, DC/AC electrical characteristics, and AC timing specifications for .13µm HiP7 members of the
|
Original
|
MPC8280EC
MPC8280
MPC8280,
MPC8275,
MPC8270
MPC8280'
MPC8270
ah222
k242
mPC 514
MPC8270VR
MPC8270ZQ
MPC8275
MPC8275VR
MPC8275ZQ
MPC8280
|
PDF
|
XQ5VLX110
Abstract: XQ5VLX330T SX95T DS714 XQ5VFX130T ROCKETIO VIRTEX-5 LX110 UG190 UG191 UG195
Text: 74 Virtex-5Q FPGA Data Sheet: DC and Switching Characteristics DS714 v2.0 December 17, 2009 Product Specification Virtex-5Q FPGA Electrical Characteristics Virtex -5Q FPGAs are available in -2 and -1 speed grades, with -2 having the highest performance. Virtex-5Q FPGA
|
Original
|
DS714
DS174,
UG190,
UG191,
UG192,
UG193,
UG194,
UG195,
UG196,
XQ5VLX110
XQ5VLX330T
SX95T
DS714
XQ5VFX130T
ROCKETIO
VIRTEX-5 LX110
UG190
UG191
UG195
|
PDF
|
XQ4VSX55
Abstract: xq4vlx25 XQ4VLX60-10FF668M XQ4VLX40 XQ4VFX60 xq4vlx60 XQ4VFX60-10EF672M XQ4VLX40-10FF668M XQ4VLX100 Virtex 4Q
Text: Virtex-4Q FPGA Data Sheet: DC and Switching Characteristics R DS595 v1.6 April 27, 2010 Product Specification Virtex-4Q FPGA Electrical Characteristics Defense-grade Virtex -4Q FPGAs are available in -10 speed grade and are qualified for industrial (TJ = –40°C to +100°C),
|
Original
|
DS595
XQ4VSX55
xq4vlx25
XQ4VLX60-10FF668M
XQ4VLX40
XQ4VFX60
xq4vlx60
XQ4VFX60-10EF672M
XQ4VLX40-10FF668M
XQ4VLX100
Virtex 4Q
|
PDF
|
XC3S700AN FGG484
Abstract: XC3S400AN-FGG400 XC3S700A FGG484 xc3s200an XC3S400AN FGG400 FGG676 SPARTAN 3an XC3S50A XC3S700AN-FG484 XC3S700AN
Text: Spartan-3AN FPGA Family Data Sheet R DS557 June 2, 2008 Module 1: Introduction and Ordering Information - DS557-1 v3.1 June 2, 2008 • • • • • • • • Introduction Features Architectural Overview Configuration Overview In-system Flash Memory Overview
|
Original
|
DS557
DS557-1
XC3S50AN.
XC3S700AN
FG484
XC3S1400AN
FGG676
DS557-4
XC3S700AN FGG484
XC3S400AN-FGG400
XC3S700A FGG484
xc3s200an
XC3S400AN
FGG400
SPARTAN 3an
XC3S50A XC3S700AN-FG484
|
PDF
|
LVDSEXT-25
Abstract: 16x1D LVPECL33 16X1S LVDS-25 LVDS-33 LVDSEXT25 LVDCI18 LVDCI25 LVDS25
Text: Virtex-II 1.5V Field-Programmable Gate Arrays R DS031-2 v1.9 November 29, 2001 Advance Product Specification Detailed Description Input/Output Blocks (IOBs) Table 1: Supported Single-Ended I/O Standards Virtex-II I/O blocks (IOBs) are provided in groups of two or
|
Original
|
DS031-2
LVCMOS33
LVCMOS25
DS031-1,
DS031-3,
DS031-4,
DS031-2,
LVDSEXT-25
16x1D
LVPECL33
16X1S
LVDS-25
LVDS-33
LVDSEXT25
LVDCI18
LVDCI25
LVDS25
|
PDF
|
MPC8255
Abstract: MPC8260 MPC860 SPEC95
Text: Freescale Semiconductor, Inc. Advance Information MPC8255EC/D Rev. 0.4, 5/2002 Freescale Semiconductor, Inc. MPC8255 Hardware Specifications This document contains detailed information on power considerations, DC/AC electrical characteristics, and AC timing specifications for the MPC8255 PowerQUICC II
|
Original
|
MPC8255EC/D
MPC8255
MPC8255
MPC8260
MPC860
SPEC95
|
PDF
|
|
SCHEMATIC DIAGRAM OF POWER SAVER DEVICE
Abstract: diode zener nt 9838 Keller AG am3 socket pinout AT-610 XILINX vhdl code REED SOLOMON NORTEL OC-12 A26 zener w9 0780 specifications for multiplexer of nortel
Text: Editorial contact: Ann Duft Xilinx, Inc. 408 879-4726 publicrelations@xilinx.com Kathy Keller Oak Ridge Public Relations (408) 253-5042 kathy.keller@oakridge.com Product Marketing contact: Bruce Jorgens Xilinx, Inc. (408) 879-5236 bruce.jorgens@xilinx.com
|
Original
|
1998--Dramatically
SCHEMATIC DIAGRAM OF POWER SAVER DEVICE
diode zener nt 9838
Keller AG
am3 socket pinout
AT-610
XILINX vhdl code REED SOLOMON
NORTEL OC-12
A26 zener
w9 0780
specifications for multiplexer of nortel
|
PDF
|
CK3A
Abstract: No abstract text available
Text: Pin Information for the Arria V 5AGTFD3 Device Version 1.0 Note 1 Bank Number VREF PinName/Function (2) VREFB3AN0 VREFB3AN0 VREFB3AN0 VREFB3AN0 VREFB3AN0 VREFB3AN0 VREFB3AN0 VREFB3AN0 VREFB3AN0 VREFB3AN0 VREFB3AN0 VREFB3AN0 VREFB3AN0 VREFB3AN0 VREFB3AN0
|
Original
|
|
PDF
|
Untitled
Abstract: No abstract text available
Text: Pin Information for the Stratix V 5SGXBB Device Version 1.0 Note 1 Bank Number GXB_L5 GXB_L5 GXB_L5 GXB_L5 GXB_L5 GXB_L5 GXB_L5 GXB_L5 GXB_L5 GXB_L5 GXB_L5 GXB_L5 GXB_L5 GXB_L5 GXB_L4 GXB_L4 GXB_L4 GXB_L4 GXB_L4 GXB_L4 GXB_L4 GXB_L4 GXB_L4 GXB_L4 GXB_L4
|
Original
|
|
PDF
|
Untitled
Abstract: No abstract text available
Text: Pin Information for the Arria V 5ASTMD5 Device Version 1.0 Note 1 Bank Number VREF PinName/Function (2), (3) VREFB3AN0 VREFB3AN0 VREFB3AN0 VREFB3AN0 VREFB3AN0 VREFB3AN0 VREFB3AN0 VREFB3AN0 VREFB3AN0 VREFB3AN0 VREFB3AN0 VREFB3AN0 VREFB3AN0 VREFB3AN0 VREFB3AN0
|
Original
|
|
PDF
|
Untitled
Abstract: No abstract text available
Text: Pin Information for the Arria V 5AGTMC3 Device Version 1.0 Note 1 Bank Number VREF PinName/Function (2) VREFB3AN0 VREFB3AN0 VREFB3AN0 VREFB3AN0 VREFB3AN0 VREFB3AN0 VREFB3AN0 VREFB3AN0 VREFB3AN0 VREFB3AN0 VREFB3AN0 VREFB3AN0 VREFB3AN0 VREFB3AN0 VREFB3AN0
|
Original
|
|
PDF
|
LC1 D12 wiring diagram
Abstract: vhdl code for 8 bit ODD parity generator 74139 Dual 2 to 4 line decoder TTL XOR2 tig ac inverter circuit cd4rle LC1 D12 P7 CB4CLED sr4cled CB16CE
Text: Libraries Guide Xilinx Unified Libraries Selection Guide Design Elements ACC1 to BYPOSC Design Elements (CAPTURE_SPARTAN2 to DECODE64) Design Elements (F5MAP to FTSRLE) Design Elements (GCLK to KEEPER) Design Elements (LD to NOR16) Design Elements (OAND2 to OXOR2)
|
Original
|
DECODE64)
NOR16)
ROM32X1)
XC2064,
XC3090,
XC4005,
XC5210,
XC-DS501
X7706
XC5200
LC1 D12 wiring diagram
vhdl code for 8 bit ODD parity generator
74139 Dual 2 to 4 line decoder
TTL XOR2
tig ac inverter circuit
cd4rle
LC1 D12 P7
CB4CLED
sr4cled
CB16CE
|
PDF
|
SPARTAN-II xc2s200 pq208 block diagram
Abstract: fpga frame buffer vhdl examples
Text: Spartan-II 2.5V FPGA Family: Functional Description R DS001-2 v2.0 September 18, 2000 Preliminary Product Specification Architectural Description Spartan-II Array The Spartan-II user-programmable gate array, shown in Figure 1, is composed of five major configurable elements:
|
Original
|
DS001-2
DS001-1,
DS001-2,
DS001-3,
DS001-4,
SPARTAN-II xc2s200 pq208 block diagram
fpga frame buffer vhdl examples
|
PDF
|
Untitled
Abstract: No abstract text available
Text: Pin Information for the Arria V 5AGXMA5 Device Version 1.2 Note 1 Bank Number VREF PinName/Function (2) VREFB3AN0 VREFB3AN0 VREFB3AN0 VREFB3AN0 VREFB3AN0 VREFB3AN0 VREFB3AN0 VREFB3AN0 VREFB3AN0 VREFB3AN0 VREFB3AN0 VREFB3AN0 VREFB3AN0 VREFB3AN0 VREFB3AN0
|
Original
|
|
PDF
|
Untitled
Abstract: No abstract text available
Text: intJ. 82527 SERIAL COMMUNICATIONS CONTROLLER CONTROLLER AREA NETWORK PROTOCOL Automotive m Supports CAN Specification 2.0 — Standard Data and Remote Frames — Extended Data and Remote Frames • Programmable Global Mask — Standard Message Identifier — Extended Message Identifier
|
OCR Scan
|
16-Bit
CLK18.
|
PDF
|
Untitled
Abstract: No abstract text available
Text: CB683 f C System Clock Buffer Approved Product _ PRODUCT FEA TURES_ • 24 output buffer divided into 3 groups for high clock fanout applications for CPU and PCI clocks. ■ Each output can be internally disabled for EMI reduction ■ EMI is further reduced by requiring only 1 single
|
OCR Scan
|
CB683
CB683AAB
IMICB683AAB
|
PDF
|