CHEERTEK
Abstract: CT212 ct212s Serial Ports cheertek AVD18 4-pin 27mhz crystal CT-212S MA487 "Frame rate conversion" CRC-32
Text: CT212 PRELIMINARY, SUBJECT TO CHANGE WITHOUT NOTICE CTK CONFIDENTIAL, NO DISCLOSURE CT212 DVB Decoder Chip Specification Rev. 0.9 Page 1 The above information is the exclusive intellectual property of Cheertek Inc. and shall not be disclosed, distributed or reproduced without permission from Cheertek Inc.
|
Original
|
PDF
|
CT212
CHEERTEK
CT212
ct212s
Serial Ports cheertek
AVD18
4-pin 27mhz crystal
CT-212S
MA487
"Frame rate conversion"
CRC-32
|
ctk 25 4 tube
Abstract: CTK sot-353
Text: SN74LVC1G06 www.ti.com SCES295V – JUNE 2000 – REVISED NOVEMBER 2012 SINGLE INVERTER BUFFER/DRIVER WITH OPEN-DRAIN OUTPUT Check for Samples: SN74LVC1G06 FEATURES 1 • 2 • • • • • • Available in the Texas Instruments NanoFree Package Supports 5-V VCC Operation
|
Original
|
PDF
|
SN74LVC1G06
SCES295V
24-mA
ctk 25 4 tube
CTK sot-353
|
Untitled
Abstract: No abstract text available
Text: SN74LVC1G06 www.ti.com SCES295W – JUNE 2000 – REVISED DECEMBER 2013 Single Inverter Buffer/Driver With Open-Drain Output Check for Samples: SN74LVC1G06 FEATURES DESCRIPTION • This single inverter buffer/driver is designed for 1.65V to 5.5-V VCC operation.
|
Original
|
PDF
|
SN74LVC1G06
SCES295W
24-mA
|
Untitled
Abstract: No abstract text available
Text: SN74LVC1G06 www.ti.com SCES295V – JUNE 2000 – REVISED NOVEMBER 2012 SINGLE INVERTER BUFFER/DRIVER WITH OPEN-DRAIN OUTPUT Check for Samples: SN74LVC1G06 FEATURES 1 • 2 • • • • • Available in the Texas Instruments NanoFree Package Supports 5-V VCC Operation
|
Original
|
PDF
|
SN74LVC1G06
SCES295V
24-mA
|
CTK sot-353
Abstract: No abstract text available
Text: SN74LVC1G06 www.ti.com SCES295W – JUNE 2000 – REVISED DECEMBER 2013 Single Inverter Buffer/Driver With Open-Drain Output Check for Samples: SN74LVC1G06 FEATURES DESCRIPTION • This single inverter buffer/driver is designed for 1.65V to 5.5-V VCC operation.
|
Original
|
PDF
|
SN74LVC1G06
SCES295W
24-mA
CTK sot-353
|
ctk 25 4 tube
Abstract: ctk 15 2 tube c06f marking code CTK C06R marking CTK SCES295V ti C065 ctk 15-2 tube package marking c06F
Text: SN74LVC1G06 www.ti.com SCES295V – JUNE 2000 – REVISED NOVEMBER 2012 SINGLE INVERTER BUFFER/DRIVER WITH OPEN-DRAIN OUTPUT Check for Samples: SN74LVC1G06 FEATURES 1 • 2 • • • • • • Available in the Texas Instruments NanoFree Package Supports 5-V VCC Operation
|
Original
|
PDF
|
SN74LVC1G06
SCES295V
24-mA
000-V
A114-A)
A115-A)
ctk 25 4 tube
ctk 15 2 tube
c06f
marking code CTK
C06R
marking CTK
SCES295V
ti C065
ctk 15-2 tube
package marking c06F
|
Untitled
Abstract: No abstract text available
Text: SN74LVC1G06 www.ti.com SCES295W – JUNE 2000 – REVISED DECEMBER 2013 Single Inverter Buffer/Driver With Open-Drain Output Check for Samples: SN74LVC1G06 FEATURES DESCRIPTION • This single inverter buffer/driver is designed for 1.65V to 5.5-V VCC operation.
|
Original
|
PDF
|
SN74LVC1G06
SCES295W
24-mA
|
Untitled
Abstract: No abstract text available
Text: SN74LVC1G06 www.ti.com SCES295V – JUNE 2000 – REVISED NOVEMBER 2012 SINGLE INVERTER BUFFER/DRIVER WITH OPEN-DRAIN OUTPUT Check for Samples: SN74LVC1G06 FEATURES 1 • 2 • • • • • • Available in the Texas Instruments NanoFree Package Supports 5-V VCC Operation
|
Original
|
PDF
|
SN74LVC1G06
SCES295V
24-mA
|
Untitled
Abstract: No abstract text available
Text: 2 CY2502 Spread Aware , Two-output Zero Delay Buffer Features Key Specifications • Spread Aware™ designed to work with SSFT reference signals • Well-suited to both 33- and 66-MHz designs • 3.3V power supply • On-chip 25Ω damping resistors • Available in 8-pin SOIC package
|
Original
|
PDF
|
CY2502
66-MHz
CY2502
|
CY2502
Abstract: CY2502SC CY2502SCT 2318N
Text: 2 CY2502 Spread Aware , Two Output Zero Delay Buffer Features Key Specifications • Spread Aware™ - Designed to Work with SSFT Reference Signals • Well Suited to Both 33 and 66 MHz Designs • 3.3V Power Supply • On Chip 25Ω Damping Resistors • Available in 8-pin SOIC Package
|
Original
|
PDF
|
CY2502
CY2502
CY2502SC
CY2502SCT
2318N
|
CY2502
Abstract: CY2502SC CY2502SCT
Text: 2 CY2502 Spread Aware , Two-output Zero Delay Buffer Features Key Specifications • Spread Aware™ designed to work with SSFT reference signals • Well-suited to both 33- and 66-MHz designs • 3.3V power supply • On-chip 25Ω damping resistors • Available in 8-pin SOIC package
|
Original
|
PDF
|
CY2502
66-MHz
CY2502
CY2502SC
CY2502SCT
|
CY2305
Abstract: No abstract text available
Text: ADVANCE INFORMATION CY2305A 3.3V 200-MHz Zero Delay Buffer Features Functional Description • 10-MHz to 200-MHz operating range • Total Timing Budget Impact TTBI @ 200 MHz < 650 ps • Five low-skew outputs — Output-output skew < 200 ps — Device-device skew < 500 ps
|
Original
|
PDF
|
CY2305A
200-MHz
10-MHz
CY2305A
200MHz
CY2305
|
CY2DP818
Abstract: CY2DP818ZC CY2DP818ZCT CY2DP818ZI CY2DP818ZIT
Text: ComLink Series CY2DP818 1:8 Clock Fanout Buffer Features • • • • • • • • • • • • Description Low-voltage operation VDD = 3.3V 1:8 fanout Single-input-configurable for LVDS, LVPECL, or LVTTL 8 pair of LVPECL outputs Drives a 50-ohm load
|
Original
|
PDF
|
CY2DP818
50-ohm
35-micron
CY2DP818
CY2DP818ZC
CY2DP818ZCT
CY2DP818ZI
CY2DP818ZIT
|
CY2DP818
Abstract: CY2DP818ZC CY2DP818ZCT CY2DP818ZI CY2DP818ZIT 38PIN
Text: ComLink Series CY2DP818 1:8 Clock Fanout Buffer Features • • • • • • • • • • • • Description Low-voltage operation VDD = 3.3V 1:8 fanout Single-input-configurable for LVDS, LVPECL, or LVTTL 8 pair of LVPECL outputs Drives a 50-ohm load
|
Original
|
PDF
|
CY2DP818
50-ohm
35-micron
CY2DP818
CY2DP818ZC
CY2DP818ZCT
CY2DP818ZI
CY2DP818ZIT
38PIN
|
|
Untitled
Abstract: No abstract text available
Text: Z9104 Variable Delay Motherboard Clock Buffer Features Table 1. Feedback Scale Select Codes Mode • Output phase relationship is precisely controllable with respect to input clock via a dedicated external feedback path • Two-kV ESD protected • Six low-skew clocks generated
|
Original
|
PDF
|
Z9104
32-lead
MPC932P
|
cnet abb
Abstract: 686B811U01 composer modicon 177A550U01 freelance 2000 xerox DCU2000G abb harmony opc NC20
Text: Conductor NT Data Sheet Highlights Conductor NT is a Windows 2000 Human System Interface HSI that provides a suite of operator-directed features and functions that are ergonomically designed to facilitate process monitoring, control, fault mitigation, and optimization. Conductor NT supports a wide range of
|
Original
|
PDF
|
2000TM
WFPEEUD220001C0
Mar2001
cnet abb
686B811U01
composer
modicon
177A550U01
freelance 2000
xerox
DCU2000G
abb harmony opc
NC20
|
Untitled
Abstract: No abstract text available
Text: 62 CY29962 2.5V/3.3V, 150-MHz Multi-Output Zero Delay Buffer Features • • • • • • • • • • • • • 2.5V or 3.3V operation Output frequency up to 150MHz Supports PowerPC and Pentium® processors 21 clock outputs: drive up to 42 clock lines
|
Original
|
PDF
|
CY29962
150-MHz
150MHz
MPC9600
48-pin
CY29962
|
A48A
Abstract: CY29962 CY29962AI MPC9600
Text: 62 CY29962 2.5V/3.3V, 150-MHz Multi-Output Zero Delay Buffer Features • • • • • • • • • • • • • 2.5V or 3.3V operation Output frequency up to 150MHz Supports PowerPC and Pentium® processors 21 clock outputs: drive up to 42 clock lines
|
Original
|
PDF
|
CY29962
150-MHz
150MHz
MPC9600
48-pin
CY29962
A48A
CY29962AI
MPC9600
|
Z9104
Abstract: IMIZ9104DAB IMIZ9104DABT MPC932P SC25
Text: Z9104 Variable Delay Motherboard Clock Buffer Features Table 1. Feedback Scale Select Codes Mode • Output phase relationship is precisely controllable with respect to input clock via a dedicated external feedback path • Two-kV ESD protected • Six low-skew clocks generated
|
Original
|
PDF
|
Z9104
32-lead
MPC932P
Z9104
IMIZ9104DAB
IMIZ9104DABT
MPC932P
SC25
|
CY2DP818
Abstract: CY2DP818ZXC
Text: CY2DP818 1:8 Clock Fanout Buffer Features Description • Low-voltage operation VDD = 3.3V ■ 1:8 fanout The Cypress CY2DP818 fanout buffer features a single LVDS or a single ended LVTTL compatible input and eight LVPECL output pairs. ■ Operation to 350 MHz
|
Original
|
PDF
|
CY2DP818
CY2DP818
38-Pin
CY2DP818ZXC
|
CY23S09SI-1H
Abstract: CY23S05 CY23S05SC-1 CY23S09
Text: 05 CY23S09 CY23S05 Low-Cost 3.3V Spread Aware Zero Delay Buffer Features • 10-MHz to 100-/133-MHz operating range, compatible with CPU and PCI bus frequencies • Zero input-output propagation delay up to 100-/133-MHz frequencies, and have higher drive than
|
Original
|
PDF
|
CY23S09
CY23S05
10-MHz
100-/133-MHz
CY23S09
CY23S09/CY23S05
150-mil
CY23S09SI-1H
CY23S05
CY23S05SC-1
|
CY2DP814
Abstract: CY2DP814SC CY2DP814SCT CY2DP814SI CY2DP814SIT CY2DP814ZC CY2DP814ZCT CY2DP814ZI CY2DP814ZIT TPA Series application notes
Text: ComLink Series CY2DP814 1:4 Clock Fanout Buffer Features Description • • • • • • • • • Low voltage operation VDD = 3.3V 1:4 fanout Single-input configurable for LVDS, LVPECL, or LVTTL Four differential pairs of LVPECL outputs Drives 50-ohm load
|
Original
|
PDF
|
CY2DP814
50-ohm
35-micron
CY2DP814
CY2DP814SC
CY2DP814SCT
CY2DP814SI
CY2DP814SIT
CY2DP814ZC
CY2DP814ZCT
CY2DP814ZI
CY2DP814ZIT
TPA Series application notes
|
TL16PIR552
Abstract: No abstract text available
Text: New Product Highlights TL16PIR552 Dual UART with Dual IrDA and 1284 Parallel Port I Description ~ The TL16PIR552 has a dual-channel universal asyn chronous receiver/transmitter UART , The UART is similar to the TL16C550C, Each channel performs serial-to-parallel conversion on data characters
|
OCR Scan
|
PDF
|
TL16PIR552
TL16PIR552
TL16C550C,
16-byte
16-MHz
|
Untitled
Abstract: No abstract text available
Text: SAM SU NG SE MI CONDU CT OR INC OS KS74HCTLS ^ D E | 7T b 4145 B0 0b3 ô5 □ | 3 1 8-Bit Serial-in!Paraliei-0 ut Shift Registers FEATURES DESCRIPTION • AND—Gated enablefdisable serial Inputs » Fully buffered clock and serial Inputs • Direct clear
|
OCR Scan
|
PDF
|
KS74HCTLS
7Tb414S
14-Pin
|