Untitled
Abstract: No abstract text available
Text: CY7C1546KV18, CY7C1557KV18 CY7C1548KV18, CY7C1550KV18 72-Mbit DDR II+ SRAM 2-Word Burst Architecture 2.0 Cycle Read Latency Features Configurations • 72 Mbit Density (8M x 8, 8M x 9, 4M x 18, 2M x 36) With Read Cycle Latency of 2.0 cycles: ■ 450 MHz Clock for High Bandwidth
|
Original
|
PDF
|
CY7C1546KV18,
CY7C1557KV18
CY7C1548KV18,
CY7C1550KV18
72-Mbit
CY7C1546KV18
|
3M Touch Systems
Abstract: No abstract text available
Text: CY7C1546KV18, CY7C1557KV18 CY7C1548KV18, CY7C1550KV18 72-Mbit DDR II+ SRAM 2-Word Burst Architecture 2.0 Cycle Read Latency 72-Mbit DDR II+ SRAM 2-Word Burst Architecture (2.0 Cycle Read Latency) Features Configurations • 72-Mbit density (8 M x 8, 8 M × 9, 4 M × 18, 2 M × 36)
|
Original
|
PDF
|
CY7C1546KV18,
CY7C1557KV18
CY7C1548KV18,
CY7C1550KV18
72-Mbit
CY7C1546KV18
CY7C1557KV18
CY7C1548KV18
3M Touch Systems
|
Untitled
Abstract: No abstract text available
Text: CY7C1546KV18, CY7C1557KV18 CY7C1548KV18, CY7C1550KV18 72-Mbit DDR II+ SRAM 2-Word Burst Architecture 2.0 Cycle Read Latency Features Configurations • 72 Mbit Density (8M x 8, 8M x 9, 4M x 18, 2M x 36) With Read Cycle Latency of 2.0 cycles: ■ 450 MHz Clock for High Bandwidth
|
Original
|
PDF
|
CY7C1546KV18,
CY7C1557KV18
CY7C1548KV18,
CY7C1550KV18
72-Mbit
CY7C1546KV18
|
3M Touch Systems
Abstract: No abstract text available
Text: CY7C1546KV18, CY7C1557KV18 CY7C1548KV18, CY7C1550KV18 72-Mbit DDR II+ SRAM 2-Word Burst Architecture 2.0 Cycle Read Latency Features Configurations • 72-Mbit density (8M x 8, 8M × 9, 4M × 18, 2M × 36) With Read Cycle Latency of 2.0 cycles: ■
|
Original
|
PDF
|
CY7C1546KV18,
CY7C1557KV18
CY7C1548KV18,
CY7C1550KV18
72-Mbit
CY7C1546KV18
CY7C1557KV18
CY7C1548KV18
3M Touch Systems
|
Untitled
Abstract: No abstract text available
Text: CY7C1546KV18, CY7C1557KV18 CY7C1548KV18, CY7C1550KV18 72-Mbit DDR II+ SRAM 2-Word Burst Architecture 2.0 Cycle Read Latency Features Configurations • 72 Mbit density (8M x 8, 8M x 9, 4M x 18, 2M x 36) With Read Cycle Latency of 2.0 cycles: ■ 450 MHz clock for high bandwidth
|
Original
|
PDF
|
CY7C1546KV18,
CY7C1557KV18
CY7C1548KV18,
CY7C1550KV18
72-Mbit
CY7C1546KV18
CY7C1557KV18
CY7C1548KV18
|
3M Touch Systems
Abstract: No abstract text available
Text: CY7C1546KV18, CY7C1557KV18 CY7C1548KV18, CY7C1550KV18 72-Mbit DDR II+ SRAM 2-Word Burst Architecture 2.0 Cycle Read Latency 72-Mbit DDR II+ SRAM 2-Word Burst Architecture (2.0 Cycle Read Latency) Features Configurations • 72-Mbit density (8 M x 8, 8 M × 9, 4 M × 18, 2 M × 36)
|
Original
|
PDF
|
CY7C1546KV18,
CY7C1557KV18
CY7C1548KV18,
CY7C1550KV18
72-Mbit
CY7C1546KV18
CY7C1557KV18
CY7C1548KV18
3M Touch Systems
|
Untitled
Abstract: No abstract text available
Text: CY7C1548KV18/CY7C1550KV18 72-Mbit DDR II+ SRAM Two-Word Burst Architecture 2.0 Cycle Read Latency 72-Mbit DDR II+ SRAM Two-Word Burst Architecture (2.0 Cycle Read Latency) Features Configurations • 72-Mbit density (4 M x 18, 2 M × 36) With Read Cycle Latency of 2.0 cycles:
|
Original
|
PDF
|
CY7C1548KV18/CY7C1550KV18
72-Mbit
450-MHz
CY7C1548KV18
CY7C1550KV18
|
3M Touch Systems
Abstract: No abstract text available
Text: CY7C1548KV18, CY7C1550KV18 72-Mbit DDR II+ SRAM Two-Word Burst Architecture 2.0 Cycle Read Latency 72-Mbit DDR II+ SRAM Two-Word Burst Architecture (2.0 Cycle Read Latency) Features Configurations • 72-Mbit density (4 M x 18, 2 M × 36) With Read Cycle Latency of 2.0 cycles:
|
Original
|
PDF
|
CY7C1548KV18,
CY7C1550KV18
72-Mbit
CY7C1548KV18
450-MHz
3M Touch Systems
|
Untitled
Abstract: No abstract text available
Text: CY7C1548KV18, CY7C1550KV18 72-Mbit DDR II+ SRAM Two-Word Burst Architecture 2.0 Cycle Read Latency 72-Mbit DDR II+ SRAM Two-Word Burst Architecture (2.0 Cycle Read Latency) Configurations Features • 72-Mbit density (4 M x 18, 2 M × 36) With Read Cycle Latency of 2.0 cycles:
|
Original
|
PDF
|
CY7C1548KV18,
CY7C1550KV18
72-Mbit
450-MHz
CY7C1548KV18
|
3M Touch Systems
Abstract: No abstract text available
Text: CY7C1548KV18, CY7C1550KV18 72-Mbit DDR II+ SRAM Two-Word Burst Architecture 2.0 Cycle Read Latency 72-Mbit DDR II+ SRAM Two-Word Burst Architecture (2.0 Cycle Read Latency) Features Configurations • 72-Mbit density (4 M x 18, 2 M × 36) With Read Cycle Latency of 2.0 cycles:
|
Original
|
PDF
|
CY7C1548KV18,
CY7C1550KV18
72-Mbit
CY7C1548KV18
450-MHz
3M Touch Systems
|
3M Touch Systems
Abstract: No abstract text available
Text: CY7C1548KV18, CY7C1550KV18 72-Mbit DDR II+ SRAM Two-Word Burst Architecture 2.0 Cycle Read Latency 72-Mbit DDR II+ SRAM Two-Word Burst Architecture (2.0 Cycle Read Latency) Features Configurations • 72-Mbit density (4 M x 18, 2 M × 36) With Read Cycle Latency of 2.0 cycles:
|
Original
|
PDF
|
CY7C1548KV18,
CY7C1550KV18
72-Mbit
CY7C1548KV18
450-MHz
3M Touch Systems
|