carry save adder
Abstract: full adder circuit using xor and nand gates vhdl code for 8-bit serial adder vhdl code of carry save multiplier shift-add algorithms fpga vhdl code of carry save adder vhdl for carry save adder Atmel Configurable Logic 8 bit fir filter vhdl code 8 bit parallel multiplier vhdl code
Text: FPGA FPGA-based FIR Filter Using Bit-Serial Digital Signal Processing FPGA-based FIR Filter by Lee Ferguson Staff Applications Engineer Introduction This application note describes the implementation of an FIR Finite-Impulse Response Filter with variable coefficients that fits in a single AT6002 FPGA.
|
Original
|
AT6002
AT6000
AT6000
carry save adder
full adder circuit using xor and nand gates
vhdl code for 8-bit serial adder
vhdl code of carry save multiplier
shift-add algorithms fpga
vhdl code of carry save adder
vhdl for carry save adder
Atmel Configurable Logic
8 bit fir filter vhdl code
8 bit parallel multiplier vhdl code
|
PDF
|
altera cyclone 3 slice
Abstract: EP3SL70F780 RAMB36 RAMB18x2 DSP48Es Xilinx VIRTEX-5 RAMB18 Xilinx ISE Design Suite 9.2i
Text: White Paper Guidance for Accurately Benchmarking FPGAs Introduction This paper presents a rigorous methodology for accurately benchmarking the capabilities of an FPGA architecture. The goal of benchmarking is to compare the capabilities of one FPGA architecture versus another. Since the FPGA
|
Original
|
|
PDF
|
5AGX
Abstract: lpddr2 tutorial EP4CE22F17 solomon 16 pin lcd display 16x2 Altera MAX V CPLD DE2-70 vhdl code for dvb-t 2 fpga based 16 QAM Transmitter for wimax application with quartus altera de2 board sd card AL460A-7-PBF
Text: Version 11.0 Altera Product Catalog Contents Glossary. 2 Stratix FPGA Series. 3 HardCopy® ASIC Series. 17 Arria® FPGA Series. 21
|
Original
|
SG-PRDCT-11
5AGX
lpddr2 tutorial
EP4CE22F17
solomon 16 pin lcd display 16x2
Altera MAX V CPLD
DE2-70
vhdl code for dvb-t 2
fpga based 16 QAM Transmitter for wimax application with quartus
altera de2 board sd card
AL460A-7-PBF
|
PDF
|
RT3PE3000
Abstract: ycl pcb 452 kt 501 transistor 1N12 SP6-3 kt 803 a CEN 2N2222A 1437
Text: Actel Fusion Mixed-Signal FPGA for the MicroBlade Advanced Mezzanine Card Solution Actel Fusion Mixed-Signal FPGA for the MicroBlade AdvancedMC Solution Table of Contents Low-Power Flash Device Handbooks Introduction . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . i
|
Original
|
|
PDF
|
v-by-one hs
Abstract: camera-link to 3G-SDI converter Netlogic camera-link to HDMI converter camera-link to hd-SDI converter serdes hdmi optical fibre SFP CPRI EVALUATION BOARD AL460A verilog SATA HDMI verilog code
Text: Version 8.0 Altera Product Catalog Contents Glossary. 2 Stratix FPGA series. .3 HardCopy® ASIC Series. 14 Arria® FPGA Series. 18
|
Original
|
|
PDF
|
DVB smart card rs232 iris
Abstract: fpga based 16 QAM Transmitter for wimax application with quartus fpga based 16 QAM Transmitter for wimax application EP4SGX230F1517 vhdl code for lte turbo decoder sodimm ddr3 connector PCB footprint starfabric eQFP 144 footprint higig2 SFP altera
Text: Version 7.2 Altera Product Catalog Contents Glossary. 2 Stratix FPGA series. .3 HardCopy® ASIC series. 11 Arria® FPGA series. 15
|
Original
|
|
PDF
|
ycl pcb 452
Abstract: kt 501 8051 code assembler for data encryption standard vhdl code for MIL 1553 OTP antifuse
Text: Actel Fusion Mixed-Signal FPGA for the MicroBlade Advanced Mezzanine Card Solution Actel Fusion Mixed-Signal FPGA for the MicroBlade AdvancedMC Solution Table of Contents Low-Power Flash Device Handbooks Introduction . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . i
|
Original
|
|
PDF
|
8051 code assembler for data encryption standard
Abstract: 22KHZ
Text: Actel Fusion Mixed-Signal FPGA for the MicroBlade Advanced Mezzanine Card Solution Actel Fusion Mixed-Signal FPGA for the MicroBlade AdvancedMC Solution Table of Contents Low-Power Flash Device Handbooks Introduction . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . i
|
Original
|
|
PDF
|
ep4ce
Abstract: EP4CGX EP4CE15 EP4CE22 ep4cgx30f484 ep4cgx15 EP4CGX50 EP4CE40 EP4CE75 ep4CGX150
Text: 1. Cyclone IV FPGA Device Family Overview CYIV-51001-1.4 Altera’s new Cyclone IV FPGA device family extends the Cyclone FPGA series leadership in providing the market’s lowest-cost, lowest-power FPGAs, now with a transceiver variant. Cyclone IV devices are targeted to high-volume, cost-sensitive
|
Original
|
CYIV-51001-1
ep4ce
EP4CGX
EP4CE15
EP4CE22
ep4cgx30f484
ep4cgx15
EP4CGX50
EP4CE40
EP4CE75
ep4CGX150
|
PDF
|
ep4ce
Abstract: EP4CE15 EP4CGX EP4CE6 EP4CE22 EP4CE10 ep4cgx30f484 EP4CE40 EP4CE75 EP4CGX150 speed grade
Text: 1. Cyclone IV FPGA Device Family Overview CYIV-51001-1.3 Altera’s new Cyclone IV FPGA device family extends the Cyclone FPGA series leadership in providing the market’s lowest-cost, lowest-power FPGAs, now with a transceiver variant. Cyclone IV devices are targeted to high-volume, cost-sensitive
|
Original
|
CYIV-51001-1
ep4ce
EP4CE15
EP4CGX
EP4CE6
EP4CE22
EP4CE10
ep4cgx30f484
EP4CE40
EP4CE75
EP4CGX150 speed grade
|
PDF
|
Morph-IC-II Datasheet
Abstract: Morph-IC II FT2232H FT2232HQ 93C56 93LC56B EP2C5F256C8N J230 format .rbf fpga loader
Text: Future Technology Devices International Ltd. Morph-IC-II Datasheet Document Reference No.: FT_000198 Version 1.04 Issue Date: 2011-02-25 Morph-IC-II is a compact, yet powerful FPGA module which is capable of synthesising LSI Large Scale Integration designs using the embedded Altera Cyclone-II FPGA. Communication between the FPGA and
|
Original
|
FT2232H,
480Mbit/s)
Sub-100ms
Morph-IC-II Datasheet
Morph-IC II
FT2232H
FT2232HQ
93C56
93LC56B
EP2C5F256C8N
J230
format .rbf
fpga loader
|
PDF
|
Untitled
Abstract: No abstract text available
Text: Future Technology Devices International Ltd. Morph-IC-II Datasheet Document Reference No.: FT_000198 Version 1.04 Issue Date: 2011-02-25 Morph-IC-II is a compact, yet powerful FPGA module which is capable of synthesising LSI Large Scale Integration designs using the embedded Altera Cyclone-II FPGA. Communication between the FPGA and
|
Original
|
FT2232H,
480Mbit/s)
Sub-100ms
|
PDF
|
on digital code lock using vhdl mini pr
Abstract: XC2V3000-BG728 ternary content addressable memory VHDL XC2V6000-ff1152 TRANSISTOR 841 toshiba smd marking code transistor land pattern BGA 0,50 XC2V3000-FG676 BT 342 project smd marking code mfw
Text: Virtex-II Platform FPGA User Guide R R The Xilinx logo shown above is a registered trademark of Xilinx, Inc. ASYL, FPGA Architect, FPGA Foundry, NeoCAD, NeoCAD EPIC, NeoCAD PRISM, NeoROUTE, Spartan, Timing Wizard, TRACE, Virtex, XACT, XILINX, XC2064, XC3090, XC4005, XC5210, and XC-DS501 are registered trademarks of Xilinx, Inc.
|
Original
|
XC2064,
XC3090,
XC4005,
XC5210,
XC-DS501
on digital code lock using vhdl mini pr
XC2V3000-BG728
ternary content addressable memory VHDL
XC2V6000-ff1152
TRANSISTOR 841
toshiba smd marking code transistor
land pattern BGA 0,50
XC2V3000-FG676
BT 342 project
smd marking code mfw
|
PDF
|
Signal Path Designer
Abstract: No abstract text available
Text: White Paper TimeQuest Timing Analyzer: Native SDC Support for Timing Analysis of FPGA-Based Designs Introduction The field programmable gate array FPGA market has changed significantly in the past few years. Advances in silicon process technologies continue to augment both FPGA density and speed. As a result, an increased number of
|
Original
|
|
PDF
|
|
hyperlynx
Abstract: hspice System Software Writers Guide QII53020-7 SIGNAL INTEGRITY AND TIMING SIMULATION
Text: Section IV. Signal Integrity As FPGA usage expands into more high-speed applications, signal integrity becomes an increasingly important factor to consider for an FPGA design. Signal integrity issues must be taken into account as part of FPGA I/O planning and assignments, as well as in the design and layout of the
|
Original
|
|
PDF
|
fpga 1553B
Abstract: MIL-STD-1553B FPGA 1F16
Text: UTMC APPLICATION NOTE S MMITTM & S MMITTM LX to FPGA Interface Basic Operation For this application the S MMIT or S MMIT LX hereinafter referred to as S MMIT interfaces to a FPGA. The system does not allocate any memory for 1553 message storage. All data associated with 1553 message processing is retrieved from or stored into the FPGA. The FPGA architecture allocates a 34 x 16-bit register file for message processing: 32 registers are read/write
|
Original
|
16-bit
MIL-STD-1553B
fpga 1553B
MIL-STD-1553B FPGA
1F16
|
PDF
|
ep2c5f256c8n
Abstract: ftdi d2xx program guide j112 ltd FT2232HQ J424 IOT10
Text: Future Technology Devices International Ltd. Morph-IC-II Datasheet Document Reference No.: FT_000198 Version 1.04 Issue Date: 2011-02-25 Morph-IC-II is a compact, yet powerful FPGA module which is capable of synthesising LSI Large Scale Integration designs using the embedded Altera Cyclone-II FPGA. Communication between the FPGA and
|
Original
|
FT2232H,
480Mbit/s)
Sub-100ms
Mo26th
895-MORPH-IC-II
ep2c5f256c8n
ftdi d2xx program guide
j112 ltd
FT2232HQ
J424
IOT10
|
PDF
|
Untitled
Abstract: No abstract text available
Text: 1. Cyclone IV FPGA Device Family Overview May 2013 CYIV-51001-1.8 CYIV-51001-1.8 Altera’s new Cyclone IV FPGA device family extends the Cyclone FPGA series leadership in providing the market’s lowest-cost, lowest-power FPGAs, now with a transceiver variant. Cyclone IV devices are targeted to high-volume, cost-sensitive
|
Original
|
CYIV-51001-1
|
PDF
|
EP4CE40
Abstract: ep4cgx110 EP4C EP4CE55 EP4CE22 EP4CE15 EP4CE10 ep4cgx30f484 EP4CGX150 N148
Text: 1. Cyclone IV FPGA Device Family Overview November 2011 CYIV-51001-1.5 CYIV-51001-1.5 Altera’s new Cyclone IV FPGA device family extends the Cyclone FPGA series leadership in providing the market’s lowest-cost, lowest-power FPGAs, now with a transceiver variant. Cyclone IV devices are targeted to high-volume, cost-sensitive
|
Original
|
CYIV-51001-1
EP4CE40
ep4cgx110
EP4C
EP4CE55
EP4CE22
EP4CE15
EP4CE10
ep4cgx30f484
EP4CGX150
N148
|
PDF
|
DS92LV18
Abstract: DS92LV16 EP1C12 SCAN921821 AN-1376 cyclone FPGA 144 simultaneous switching output
Text: National Semiconductor Application Note 1376 Lee Sledjeski April 2005 1.0 Introduction FPGA allows the FPGA I/O to be programmed at the minimum CMOS drive level of about 2 mA. Reducing the drive level lowers the dynamic currents within the FPGA curbing the generation of SSO noise. Noise generated in the I/Os on
|
Original
|
CSP-9-111C2)
CSP-9-111S2)
CSP-9-111S2.
DS92LV18
DS92LV16
EP1C12
SCAN921821
AN-1376
cyclone FPGA 144
simultaneous switching output
|
PDF
|
EP4CE22
Abstract: EP4CE15 ep4cgx30f484 EP4CE40 EP4CE10 EP4CE6 EP4CGX150 EP4CGX50 EP4C EP4CE55
Text: 1. Cyclone IV FPGA Device Family Overview October 2012 CYIV-51001-1.6 CYIV-51001-1.6 Altera’s new Cyclone IV FPGA device family extends the Cyclone FPGA series leadership in providing the market’s lowest-cost, lowest-power FPGAs, now with a transceiver variant. Cyclone IV devices are targeted to high-volume, cost-sensitive
|
Original
|
CYIV-51001-1
EP4CE22
EP4CE15
ep4cgx30f484
EP4CE40
EP4CE10
EP4CE6
EP4CGX150
EP4CGX50
EP4C
EP4CE55
|
PDF
|
dsasw0010611
Abstract: No abstract text available
Text: FPGA Incremental Compilation—Divide and Conquer Jennifer Stephenson Sr. Applications Engineer, Altera Corporation 408-544-6890 jstephen@altera.com 1 Abstract For high-density, high-performance FPGA designs, the ability to iterate rapidly during design and debugging
|
Original
|
|
PDF
|
EP1C20F400C7
Abstract: lwIP data image lcd px uart c code nios processor
Text: H.264 VBS-BMA-Based Hardware Infrastructure Implementation on an FPGA Second Prize H.264 VBS-BMA-Based Hardware Infrastructure Implementation on an FPGA Institution: Ching Yun University/ Department of Electronic Engineering Participants: Wenxian Qian, Songzhi Gu
|
Original
|
|
PDF
|
0X8009
Abstract: Synplify Pro
Text: White Paper FPGA Architecture Introduction Altera continues to lead the FPGA industry in architectural innovation. The logic fabric and routing architecture in Altera FPGAs are unmatched, providing customers with a number of advantages. Altera was the first to introduce
|
Original
|
|
PDF
|