decoder
Abstract: PQFP100 PQFP144 PQFP160 STI3500A mpeg video decoder
Text: CONSUMER DIGITAL COMPRESSION Type STi3400 STi3430 STi3500A STi3520 STi3520A STi3520M STi4500 STi4510 Description MPEG-1/H.261 Video Decoder MPEG-1 Single-Chip Audio/Video/CD-ROM Decoder MPEG Video Decoder MPEG Audio/MPEG-2 Video Integrated Decoder MPEG Audio/MPEG-2 Video Decoder with Memory Optimization
|
Original
|
PDF
|
STi3400
STi3430
STi3500A
STi3520
STi3520A
STi3520M
STi4500
STi4510
PQFP120
decoder
PQFP100
PQFP144
PQFP160
STI3500A
mpeg
video decoder
|
STI3400
Abstract: SC4361 DD10 DD11 DD12 DD15 CAS IE 116 weighting systems STi-3400 D9883 skip 24 evi 10
Text: STi3400 MPEG/H.261 VIDEO DECODER . . . . . . . . . . . . REAL-TIME DECODING OF MPEG-1 SIF-525/SIF-625 AND H.261 (CIF/QCIF) VIDEO BITSTREAMS YCBCR OR RGB OUTPUTS COMPATIBLE WITH PAL AND NTSC FORMAT DISPLAYS PROGRAMMABLE PICTURE AND DISPLAY WINDOW FORMAT
|
Original
|
PDF
|
STi3400
SIF-525/SIF-625)
8/16-BIT
STi3400
PQFP120
SC4361
DD10
DD11
DD12
DD15
CAS IE 116 weighting systems
STi-3400
D9883
skip 24 evi 10
|
Untitled
Abstract: No abstract text available
Text: VP2615 JANUARY 1996 ADVANCE INFORMATION DS3479 - 3.0 VP2615 H.261 DECODER Supersedes version in June 1995 Digital Video & DSP IC Handbook, HB3923-2 FEATURES DESCRIPTION • Inputs run length coded transform data ■ Outputs 8 bit pixels in YUV block format
|
Original
|
PDF
|
VP2615
DS3479
HB3923-2)
VP2615
|
VP510
Abstract: No abstract text available
Text: VP2615 VP2615 H.261 Decoder Supersedes January 1996 edition, DS3479 - 3.0 DS3479 - 4.0 June 1996 FEATURES DESCRIPTION • Inputs run length coded transform data ■ Outputs 8 bit pixels in YUV block format ■ Up to full CIF resolution and 30 Hz frame rates
|
Original
|
PDF
|
VP2615
DS3479
VP2615
VP510
|
fs15 diode
Abstract: fs14 diode 57 fs15 diode fs12 diode H261 VP2611 VP2612 VP2614 VP2615 VP510
Text: VP2615 VP2615 H.261 Decoder Supersedes January 1996 edition, DS3479 - 3.0 DS3479 - 4.0 June 1996 FEATURES DESCRIPTION • Inputs run length coded transform data ■ Outputs 8 bit pixels in YUV block format ■ Up to full CIF resolution and 30 Hz frame rates
|
Original
|
PDF
|
VP2615
DS3479
VP2615
fs15 diode
fs14 diode
57 fs15 diode
fs12 diode
H261
VP2611
VP2612
VP2614
VP510
|
fs15 diode
Abstract: 48 fs15 diode fs14 diode H261 VP2611 VP2612 VP2614 VP2615 VP510 VP520
Text: VP2615 VP2615 H.261 Decoder Supersedes January 1996 edition, DS3479 - 3.0 DS3479 - 4.0 June 1996 FEATURES DESCRIPTION • Inputs run length coded transform data ■ Outputs 8 bit pixels in YUV block format ■ Up to full CIF resolution and 30 Hz frame rates
|
Original
|
PDF
|
VP2615
DS3479
VP2615
fs15 diode
48 fs15 diode
fs14 diode
H261
VP2611
VP2612
VP2614
VP510
VP520
|
fs5 06
Abstract: H261 VP2611 VP2612 VP2614 VP2615 VP510 VP520 VP520S
Text: VP2615 VP2615 H.261 Decoder Supersedes January 1996 edition, DS3479 - 3.0 DS3479 - 4.0 June 1996 FEATURES DESCRIPTION • Inputs run length coded transform data ■ Outputs 8 bit pixels in YUV block format ■ Up to full CIF resolution and 30 Hz frame rates
|
Original
|
PDF
|
VP2615
DS3479
VP2615
fs5 06
H261
VP2611
VP2612
VP2614
VP510
VP520
VP520S
|
fs14 diode
Abstract: fs13 05
Text: VP2615 VP2615 H.261 Decoder Supersedes January 1996 edition, DS3479 - 3.0 DS3479 - 4.0 June 1996 FEATURES DESCRIPTION • Inputs run length coded transform data ■ Outputs 8 bit pixels in YUV block format ■ Up to full CIF resolution and 30 Hz frame rates
|
Original
|
PDF
|
VP2615
DS3479
VP2615
fs14 diode
fs13 05
|
VP520
Abstract: VP520S H261 VP2611 VP2612 VP2614 VP2615 VP510 48 fs15 diode fs15 diode
Text: VP2615 VP2615 H.261 Decoder Supersedes January 1996 edition, DS3479 - 3.0 DS3479 - 4.0 June 1996 FEATURES DESCRIPTION • Inputs run length coded transform data ■ Outputs 8 bit pixels in YUV block format ■ Up to full CIF resolution and 30 Hz frame rates
|
Original
|
PDF
|
VP2615
DS3479
VP2615
VP520
VP520S
H261
VP2611
VP2612
VP2614
VP510
48 fs15 diode
fs15 diode
|
H.261 encoder chip
Abstract: No abstract text available
Text: VPB261 H.261 Evaluation Board Application Note AN146 - 2.1 June 1996 FEATURES EVALUATION BOARD OVERVIEW • Complete evaluation and prototyping system for Mitel Semiconductor H.261 Video Compression/Decompression chipset. RGB format video is input to the board from a source which
|
Original
|
PDF
|
VPB261
AN146
VP510)
VP8708)
VP101)
H.261 encoder chip
|
ECHO canceller IC
Abstract: h221 HMP8112 HMP8112A HMP8156 HMP8201 HMP8320VCS HMP8364
Text: HMP8320VCS S E M I C O N D U C T O R ADVANCE INFORMATION Video Conference Solution Chip Set June 1997 Features Description • Fully Compliant with ITU-T H.320 The HMP8320VCS Video Conference Solution chip set is fully compliant with the ITU-T H.320 Teleconferencing standard and designed to run with a host processor. The VCS
|
Original
|
PDF
|
HMP8320VCS
HMP8364)
HMP8201)
HMP8112)
HMP8156)
1-800-4-HARRIS
ECHO canceller IC
h221
HMP8112
HMP8112A
HMP8156
HMP8201
HMP8320VCS
HMP8364
|
FC - 7D 2a2b
Abstract: STI3400 SH340 Variable Length Decoder VLD
Text: SGS-THOMSON *7M, IlOtglMilLIOT « STÌ3400 MPEG/H.261 VIDEO DECODER • REAL-TIME DECODING OF MPEG-1 SI F-525/SIF-625 AND H.261 (CIF/QCIF) VIDEO BITSTREAMS ■ YC bC r OR RGB OUTPUTS COMPATIBLE WITH PAL AND NTSC FORMAT DISPLAYS ■ PROGRAMMABLE PICTURE AND DISPLAY
|
OCR Scan
|
PDF
|
F-525/SIF-625)
8/16-BIT
PQFP120
PMPQF120
FC - 7D 2a2b
STI3400
SH340
Variable Length Decoder VLD
|
BC 1098
Abstract: H.261 decoder chip STI3240 68000 thomson
Text: ÜtOV 1 9 1992 / = T SGS-THOMSON ^ 7 £ IM » i[L E * Q M ( g S S T Ì3 2 4 0 MPEG/H.261 VIDEO DECODER PRELIMINARY DATA • Real-time decompression of MPEG video and CCITT H.261 bitstream at up to 10 Mbits/sec ■ Supports real tim e decoding of pictures of 352 x
|
OCR Scan
|
PDF
|
|
Untitled
Abstract: No abstract text available
Text: VP2615 M ITEL _ H.261 Decoder SE M IC O N D U C T O R Supersedes January 1996 edition, DS3479 - 3.0 DS3479 - 4.0 June 1996 FEATURES DESCRIPTION • Inputs run length coded transform data ■ Outputs 8 bit pixels in YUV block format The V P2615 decoder forms part of a chip set for use in
|
OCR Scan
|
PDF
|
VP2615
DS3479
P2615
|
|
zr 78 L 03 video images
Abstract: No abstract text available
Text: LSI LOGIC L64750/51 CCITT Variable Length Coder/Decoder Description The L64750 and L64751 perform the run-length and variable length coding and decoding func tions of the CCITT Consultative Committee on International Telephones and Telegraphs , H.261 video compression standard, respectively.
|
OCR Scan
|
PDF
|
L64750/51
L64750
L64751
L64740
L64760
24-bit
68-Pin
zr 78 L 03 video images
|
Untitled
Abstract: No abstract text available
Text: LSI LOGIC L64715 Two-Error Correcting BCH Encoder-Decoder Description The L64715 implements the forw ard error co r rection, bit filling and synchronization scheme specified in CCITT Consultative Committee on International Telephones and Telegraphs recom m endation H.261. The forw ard error
|
OCR Scan
|
PDF
|
L64715
L64715
44-Pin
|
Untitled
Abstract: No abstract text available
Text: a i GEC PLESSEY SEPTEMBER 1994 ADVANCE INFORMATION SEMICONDUCTORS DS3479 - 2.3 VP2615 H.261 DECODER Supersedes version in December 1993 Digital Video & D S P 1C Handbook. HB3923-1 FEATURES DESCRIPTION Inputs run length coded transform data Outputs 8 bit pixels in YUV block format
|
OCR Scan
|
PDF
|
DS3479
VP2615
HB3923-1)
VP510
VP520
VP2611
VP2612
VP2614
VP2615
37bflSSS
|
Untitled
Abstract: No abstract text available
Text: LSI LOGIC L64715 Two-Error Correcting BCH Encoder-Decoder Description The L64715 implements the forw ard error co r rection, bit filling and synchronization schem e specified in ITU-TSS formerly CCITT recom m endation H.261. The forw ard error correcting code is a 2-error correcting BCH
|
OCR Scan
|
PDF
|
L64715
511-bit
S3D4fi04
44-Pin
53Q4fl04
|
BCH code
Abstract: No abstract text available
Text: LSI LOGIC L64715 Two-Error Correcting BCH Encoder-Decoder Description The L64715 implements the forw ard error cor rection, bit filling and synchronization schem e specified in IT U -T SS formerly CCITT recom m endation H.261. The forward error correcting code is a 2-error correcting BCH
|
OCR Scan
|
PDF
|
L64715
44-Pin
BCH code
|
Untitled
Abstract: No abstract text available
Text: 37bflS2B □ □ n b ? b 4 ^ H P L S B Si GEC PL ES S EY S I M I C O N I PRELIMINARY INFORMATION 11 DS3479- 1.9 VP2615 H.261 DECODER FEATURES DESCRIPTION • Inputs run length coded transform data ■ Outputs 8 bit pixels in YUV block format B Up to full CIF resolution and 30 Hz frame rates
|
OCR Scan
|
PDF
|
37bflS2B
DS3479-
VP2615
VP2615
|
Untitled
Abstract: No abstract text available
Text: @ VP2615 M IT E L H.261 Decoder S E M IC O N D U C T O R DS3479 - 4.0 June 1996 Supersedes January 1996 edition, DS3479 - 3.0 FEATURES DESCRIPTION • Inputs run length coded transform data ■ Outputs 8 bit pixels In YUV block format ■ Up to full CIF resolution and 30 Hz frame rates
|
OCR Scan
|
PDF
|
VP2615
DS3479
P2615
|
FS15
Abstract: fs15 diode
Text: S i GEC P I E S S E Y ADVANCE INFORMATION S E M I C O N D U C T O R S DS3479 - 2.3 VP2615 H.261 DECODER Supersedes version in December 1993 Digital Video & D$P 1C Handbook, HB3923-1 DESCRIPTION FEATURES Inputs run length coded transform data Outputs 8 bit pixels in YUV block format
|
OCR Scan
|
PDF
|
DS3479
VP2615
HB3923-1)
VP510
VP520
VP2611
VP2612
VP2614
VP2615
00243b3
FS15
fs15 diode
|
Untitled
Abstract: No abstract text available
Text: Si GEC PLESSEY S E M I C O N D U C T O R S D S 3 4 7 9 - 4.0 VP2615 H .261 DECODER Supersedes January 1996 Edition, DS3479-3.0 FEATURES DESCRIPTION Inputs run length coded transform data O u tp u ts 8 bit pixels in YU V block form at U p to fu ll C IF resolution and 30 Hz fram e rates
|
OCR Scan
|
PDF
|
VP2615
DS3479-3
VP520S
VP2611
VP2614
VP2615
|
bdv 83 d
Abstract: No abstract text available
Text: LSI LOGIC L64750/51 CCITT Variable Length Coder/Decoder D escription The L64750 and L64751 p erfo rm th e ru n -le n g th and v a ria b le le n g th co din g and d e co d in g fu n c tio n s o f th e CCITT C on su lta tive C om m ittee on In te rn a tio n a l Te lep h o ne s and Telegraphs , H.261
|
OCR Scan
|
PDF
|
L64750/51
L64750
L64751
L64740
L64760
24-bit
68-Pin
80-Pin
bdv 83 d
|