Untitled
Abstract: No abstract text available
Text: BACK sames SA9101 PCM FRAME ALIGNER FEATURES n Frame alignment/synthesis for PCM30 double frame and CRC-multiframe format. n n n Meets CCITT Rec.G704 n Interface to route selectable between HDB3 and fibre optical n HDB3 outputs switchable between fully bauded and half bauded format
|
Original
|
PCM30
SA9101
|
PDF
|
Untitled
Abstract: No abstract text available
Text: sames SA9101 PCM FRAME ALIGNER FEATURES n Frame alignment/synthesis for PCM30 double frame and CRC-multiframe format. n n n n n n n n Meets CCITT Rec.G704 n n Interface to route selectable between HDB3 and fibre optical HDB3 outputs switchable between fully
|
Original
|
SA9101
PCM30
|
PDF
|
PEB2235
Abstract: cr6B automatic HIGHWAY signalling SYSTEM full circuit SR-5B0
Text: sames SA9101 PCM FRAME ALIGNER FEATURES n Frame alignment/synthesis for PCM30 double frame and CRC-multiframe format. n n n Meets CCITT Rec.G704 n Interface to route selectable between HDB3 and fibre optical n HDB3 outputs switchable between fully bauded and half bauded format
|
Original
|
SA9101
PCM30
PEB2235
cr6B
automatic HIGHWAY signalling SYSTEM full circuit
SR-5B0
|
PDF
|
txc 24.5
Abstract: TXC-21055 TXC-02050-AIPL AMPLIFIER DIODE IN4148 1N4148 1N914 IN4148 IN914 TXC-02050 in914 diode
Text: MRT Two Terminal Side interfaces are provided, a positive and negative rail RP and RN or NRZ (RD) interface. The selection is determined by the state placed on the signal lead labeled PNENB. When a low is applied to the signal lead, the HDB3 Decoder and HDB3 Encoder Blocks are bypassed, and the terminal side I/O is a
|
Original
|
TXC-02050-MB
txc 24.5
TXC-21055
TXC-02050-AIPL
AMPLIFIER DIODE IN4148
1N4148
1N914
IN4148
IN914
TXC-02050
in914 diode
|
PDF
|
CS621
Abstract: E1 HDB3 g732 HDB3 CS61535A CS61574A CS61575 CS62180A CS62180B CS62181-IL
Text: CS62181 Beta Device E1 CEPT Framer Features General Description E1 Framer for 2.048 Mbit • Single-chip Applications. The CS62181 is a CMOS device designed for CEPT networks requiring encoding and decoding of E1 framing formats. The device supports HDB3 zero
|
Original
|
CS62181
CS62181
CS62180A
CS62180B
DS2181A.
DS209PP1
CS621
E1 HDB3
g732
HDB3
CS61535A
CS61574A
CS61575
CS62180A
CS62180B
CS62181-IL
|
PDF
|
PM4314
Abstract: PM4341A PM4344 PM4351 PM4388 PM6341 PM6344 PM6388 PM7344 PM8313
Text: PM4314 QDSX Summary Information QUAD T1/E1 LINE INTERFACE UNIT FEATURES • Monolithic single chip device which integrates four full-featured T1/E1 duplex DSX-1 compatible line interface circuits in a single device. • Supports B8ZS, HDB3, and AMI line codes.
|
Original
|
PM4314
PM4344
PM6344
PM4388
PM6388
PM8313
PM7344
PMC-941034
PM4314
PM4341A
PM4344
PM4351
PM4388
PM6341
PM6344
PM6388
PM7344
PM8313
|
PDF
|
AD8115-EVAL
Abstract: AD8114 AD8115 0107-0001
Text: Low Cost 225 MHz 16 x 16 Crosspoint Switches AD8114/AD8115 FUNCTIONAL BLOCK DIAGRAM FEATURES APPLICATIONS Routing of high speed signals including Video NTSC, PAL, S, SECAM, YUV, RGB Compressed video (MPEG, wavelet) 3-level digital video (HDB3) Datacomms
|
Original
|
AD8114/AD8115
AD8114/AD81151
AD8114/AD8115
100-Lead
ST-100
AD8115-EVAL
AD8114
AD8115
0107-0001
|
PDF
|
Untitled
Abstract: No abstract text available
Text: DATA SHEET Communications XRT75L00 Single-Chip Line Interface Unit LIU With Jitter Attenuator (JA) for DS3/E3 Environments Features: Receiver: • On-Chip Clock and Data Recovery Circuit for High-Input Jitter Tolerance • On-Chip B3ZS/HDB3 Encoder/Decoder Can be Disabled or Enabled
|
Original
|
XRT75L00
XRT75L00D
GR-499
GR-253
TBR-24,
|
PDF
|
Untitled
Abstract: No abstract text available
Text: 260 MHz, 16 ؋ 8 Buffered Video Crosspoint Switches AD8110/AD8111 a APPLICATIONS Routing of High-Speed Signals Including: Composite Video NTSC, PAL, S, SECAM Component Video (YUV, RGB) Compressed Video (MPEG, Wavelet) 3-Level Digital Video (HDB3) PRODUCT DESCRIPTION
|
Original
|
AD8110/AD8111
AD8110
AD8111
AD8110/AD8111
40-BIT
C01069â
|
PDF
|
AD8108
Abstract: AD8109 AD8116
Text: 325 MHz, 8 x 8 Buffered Video Crosspoint Switches AD8108/AD8109 FUNCTIONAL BLOCK DIAGRAM FEATURES APPLICATIONS Routing of high speed signals including Composite video NTSC, PAL, S, SECAM Component video (YUV, RGB) Compressed video (MPEG, Wavelet) 3-level digital video (HDB3)
|
Original
|
AD8108/AD8109
AD8108/AD81091
AD8108/AD8109
80-Lead
ST-80-1
AD8108
AD8109
AD8116
|
PDF
|
D789
Abstract: EQUAD PM4314 PM4341A PM4344 PM4351 PM4388 PM6341 PM6344 PM6388
Text: PM4314 QDSX PMC-Sierra,Inc. Quad T1/E1 Line Interface Unit FEATURES • Monolithic single-chip device that integrates four full-featured T1/E1 duplex DSX-1 compatible line interface circuits in a single device. • Supports B8ZS, HDB3, and AMI line codes.
|
Original
|
PM4314
PM4344
PM6344
PM4388
PM6388
PM8313
PM7344
PM4341A
PM7344
PMC-941034
D789
EQUAD
PM4314
PM4351
PM6341
|
PDF
|
applications of prbs generator
Abstract: applications of digital pulse counter ATT tr 62411 ANSI T1.403 PCM encoder circuit ami 64211
Text: PM4314 QDSX Summary Information QUAD T1/E1 LINE INTERFACE UNIT FEATURES • Monolithic single chip device which integrates four full-featured T1/E1 duplex DSX-1 compatible line interface circuits in a single device. • Supports B8ZS, HDB3, and AMI line codes.
|
Original
|
PM4314
PM4344
PM6344
PM8313
PM7344
PM4341A
PM6341
PMC-941034
applications of prbs generator
applications of digital pulse counter
ATT tr 62411
ANSI T1.403
PCM encoder circuit ami
64211
|
PDF
|
Untitled
Abstract: No abstract text available
Text: áç XRT75VL00D E3/DS3/STS-1 LINE INTERFACE UNIT WITH SONET DESYNCHRONIZER NOVEMBER 2003 REV. 1.0.2 • On chip B3ZS/HDB3 encoder and decoder that can GENERAL DESCRIPTION be either enabled or disabled. The XRT75VL00D is a single-channel fully integrated Line Interface Unit LIU with Sonet Desynchronizer
|
Original
|
XRT75VL00D
XRT75VL00D
|
PDF
|
MT8979
Abstract: MT8979AE MT8979AE1 MT8979AP MT8979AP1 MT8979APR MT8979APR1 phase status word
Text: ISO-CMOS ST-BUSTM Family MT8979 CEPT PCM 30/CRC-4 Frame & Interface Data Sheet Features February 2005 • Single chip primary rate 2048 kbit/s CEPT transceiver with CRC-4 option • Meets CCITT Recommendation G.704 • Selectable HDB3 or AMI line code •
|
Original
|
MT8979
30/CRC-4
MT8979
MT8979AE
MT8979AE1
MT8979AP
MT8979AP1
MT8979APR
MT8979APR1
phase status word
|
PDF
|
|
Untitled
Abstract: No abstract text available
Text: ISO-CMOS ST-BUS FAMILY MT8979 CEPT PCM 30/CRC-4 Framer & Interface Features • • • • • • • • • • ISSUE 8 Single chip primary rate 2048 kbit/s CEPT transceiver with CRC-4 option Meets CCITT Recommendation G.704 Selectable HDB3 or AMI line code
|
Original
|
MT8979
30/CRC-4
MT8979AE
MT8979AP
|
PDF
|
LTE Receiver
Abstract: CD22103
Text: Preliminary Data q CMOS HDB3 High Density Bipolar 3 Transcoder for 2.048/8.448 Mb/s Transmission Applications Features: q i^ ^ NRZ- IN — i • I6 -“ CTX — 2 — H O B 3 /Ä M Z — N R Z -0U T — 3 4 I5 14 13 — HDB3 OUT HDB3 IN CRX— 5 12 II —
|
OCR Scan
|
CD22103
LTE Receiver
|
PDF
|
Untitled
Abstract: No abstract text available
Text: GEC PLESS EY ISEM ICO ND UCTO RS ] PRELIMINARY INFORMATION DS3109-1.3 MV1445 COMBINED HDB3 DECODER AND TIMESLOT ZERO RECEIVER The MV1445 combines the HDB3 Decoder and Timeslot Zero Receiver functions required by a 2.048Mbit PCM receiver operating in accordance with the appropriate
|
OCR Scan
|
DS3109-1
MV1445
MV1445
048Mbit
|
PDF
|
Untitled
Abstract: No abstract text available
Text: ADMA-E1 Device 2 Mbit/s to TU-12 Async Mapper-Desync TXC-04002 DATA SHEET Preliminary FEATURES =•-= = DESCRIPTION = = • Independent add/drop mode between ports • Selectable HDB3 positive/negative rail or NRZ E1 interface. Performance counter provided for HDB3
|
OCR Scan
|
TU-12
TXC-04002
TXC-03003,
|
PDF
|
M2202
Abstract: No abstract text available
Text: TCM2202, TCM2222 AMI/HDB3 ENCODERS/DECODERS ADVANCE IN FO R M A TIO N D2894, OCTOBER 1985-REVISED APRIL 1986 AMI or HBD3 Encoding of Binary Data • Simultaneous Decoding of Received AMI or HDB3 Signal • Static Logic Allows Zero to 3-MHz Bit Rate T C M 2 2 0 2 . . . J PACKAGE
|
OCR Scan
|
TCM2202,
TCM2222
D2894,
1985-REVISED
M2202
|
PDF
|
Alternate Mark Inversion
Abstract: MJ1471 HDB3 HDB3 AMI ENCODER DECODER HDB3 to nrz AMI encoder AMI encoding return to zero decoder G703 TH2100
Text: r MJ1471 APLESSEY S e m ic o n d u c to rs ^ _ _ _ 2 MBIT PCM SIGNALLING CIRCUIT MJ1471 HDB3 OR AMI ENCODER/DECODER The MJ1471 is an encoder/decoder fo r pseudo-ternary transm ission codes. The codes are true Alternate Mark Inversion AM I o r AM I m odified according to HDB3 rules
|
OCR Scan
|
MJ1471
MJ1471
Alternate Mark Inversion
HDB3
HDB3 AMI ENCODER DECODER
HDB3 to nrz
AMI encoder
AMI encoding
return to zero decoder
G703
TH2100
|
PDF
|
HDB3 AMI ENCODER DECODER
Abstract: AMI encoding HDB3 MJ1471 HDB3 to nrz G703 HDB3 coding Alternate Mark Inversion AMI encoding circuit diagram
Text: MJ1471 APLESSEY W S e m ic o n d u c to rs , 2 MBIT PCM SIGNALLING CIRCUIT MJ1471 HDB3 OR AMI ENCODER/DECODER The MJ1471 is an encoder/decoder for pseudo-ternary transmission codes. The codes are true Alternate Marl« Inversion AMI or AMI modified according to HDB3 rules
|
OCR Scan
|
MJ1471
MJ1471
HDB3 AMI ENCODER DECODER
AMI encoding
HDB3
HDB3 to nrz
G703
HDB3 coding
Alternate Mark Inversion
AMI encoding circuit diagram
|
PDF
|
PM4314
Abstract: No abstract text available
Text: PIVI PMC-Sierra, inc. PM4314 ST8333 Summary Information FEATURES Monolithic single chip device which integrates four full-featured T1/E1 duplex DSX-1 compatible line interface circuits in a single device. Supports B8ZS, HDB3, and AMI line codes. Provides receive clock recovery and
|
OCR Scan
|
PM4314
ST8333
PM4344
PM6344
PM8313
PM7344
PM4341A
PM6341
|
PDF
|
Untitled
Abstract: No abstract text available
Text: / = T SGS-TUOMSON STLC5432 2Mbit CEPT & PRIMARY RATE CONTROLLER DEVICE PRODUCT PREVIEW ONE CHIP SOLUTION FROM PCM BUS TO TRANSFORMER CEPT STANDARD ISDN PRIMARY ACCESS CONTROLLER (COMPATIBLE WITH ETSI, OPTION 1 AND 2) HDB3/BIN ENCODER AND DECODER ON CHIP
|
OCR Scan
|
STLC5432
ST5451/MK50H25/MK5027
0DLi372fl
|
PDF
|
G701
Abstract: No abstract text available
Text: Advance Data Sheet, Rev. 2 April 1999 group Lucent Technologies Bell Labs Innovations TLIU04C1 Quad T1/E1 Line Interface Features • Transmitter Includes transmit encoder B8ZS or HDB3 , pulse shaping, and line driver. ■ Selectable microprocessor or direct logic control
|
OCR Scan
|
TLIU04C1
CB119
TR-54016
TR-TSY-000170
TR-TSY-000009
GR-499-CORE
GR-253-CORE
144-pi
DS99-158T1E1-02
DS99-158T1E1-01)
G701
|
PDF
|