Please enter a valid full or partial manufacturer part number with a minimum of 3 letters or numbers

    INTERGRAPH Search Results

    INTERGRAPH Datasheets (4)

    Part ECAD Model Manufacturer Description Curated Datasheet Type PDF
    C300C3BLX Intergraph Clipper C300 32-Bit Compute Engine Original PDF
    C300C3DLX Intergraph Clipper C300 32-Bit Compute Engine Original PDF
    C300C3MLX Intergraph Clipper C300 32-Bit Compute Engine Original PDF
    Clipper C300 Intergraph Clipper C300 32-Bit Compute Engine Original PDF

    INTERGRAPH Datasheets Context Search

    Catalog Datasheet MFG & Type PDF Document Tags

    ic 74151

    Abstract: pin configuration IC 74151 MSM10S0000 MSM10S0050 MSM10S0110 MSM10S0210 MSM10S0300 MSM10S0570 MSM10S0980 base cell
    Text: DATA SHEET O K I A S I C P R O D U C T S MSM10S0000 0.8 µm Sea of Gates Family 3-V and 5-V Applications December 1997 TRADEMARKS DAZIX and Advansys are trademarks of Intergraph, Inc. IKOS is a trademark of IKOS Systems, Inc. Mentor Graphics, Parade and Idea are trademarks of Mentor Graphics Corporation


    Original
    PDF MSM10S0000 1-800-OKI-6994 ic 74151 pin configuration IC 74151 MSM10S0000 MSM10S0050 MSM10S0110 MSM10S0210 MSM10S0300 MSM10S0570 MSM10S0980 base cell

    automatic water level controller 7400 circuit

    Abstract: 7400 ecl inverter MATRA MHS MG1000E MG1004E MG1009E MG1014E MG1020E MG1033E MG1042E
    Text: MG1RT MG1RT Sea of Gates Series 0.6 Micron CMOS Description The MG1RT series is a 0.6 micron 3 metal layers, array based, CMOS product family offering a new frontier in integration and speed. Several arrays up to 500k cells cover all system integration needs. The MG1RT is


    Original
    PDF

    erni relais

    Abstract: UdSSR electronica ddr elektronik DDR thyristor aeg electronica reihe relais erni siemens klein 1992 siemens relais V23162 AP2003
    Text: 56 57 58 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 83 84 85 86 87 88 92 93 94 95 96 97 98 99 00 01 02 03 04 05 06 fünfzig Jahre 82 ERNI Adelberg 59 89 60 90 61 91 Eine Erfolgsgeschichte Liebe Freunde, Kunden und Geschäftspartner, liebe Mitarbeiterinnen und Mitarbeiter,


    Original
    PDF

    XC4010-5PG191M

    Abstract: XC4005-5PG156M PA44-48U adapter datasheet pa44-48u SDP72 xilinx 1736a 5962-9230503MXC XC4010-5CB196B SDP-UNIV-44 XC4010-5CB196M
    Text: XCELL THE QUARTERLY Issue 19 Fourth Quarter 1995 JOURNAL FOR XILINX PROGRAMMABLE LOGIC USERS GENERALFEATURES R The Programmable Logic CompanySM Inside This Issue: GENERAL Fawcett: 100,000+ Gates . 2 Guest Editorial . 3


    Original
    PDF

    CLDCCJ

    Abstract: THA1006 THA1008 vhdl code for 8-bit serial adder CMOS 4000 Series family databook "X-Fab" Core cell library books schmitt trigger cmos cmos 4000 series databook LQFP-44 mQFP-80 to plcc 48
    Text: Gate Array Series THA1006 Description The THA1006 Gate Array Series is a CMOS metal programmable array product targeting high performance, low cost and high complexity applications. The THA1006 series is based on 0.6 micron 2 or 3 layer metal CMOS technology.


    Original
    PDF THA1006 THA1006 CLDCCJ THA1008 vhdl code for 8-bit serial adder CMOS 4000 Series family databook "X-Fab" Core cell library books schmitt trigger cmos cmos 4000 series databook LQFP-44 mQFP-80 to plcc 48

    SDP-UNIV-44

    Abstract: sdp72 PA44-48U adapter datasheet XC6200 ALL-07 guide pa44-48u allpro 88 PLCC44 pinout design book Micromaster
    Text: XCELL THE QUARTERLY Issue 18 Third Quarter 1995 JOURNAL FOR XILINX PROGRAMMABLE LOGIC USERS GENERALFEATURES R The Programmable Logic CompanySM Inside This Issue: GENERAL Fawcett: PCI Compliance . 2 Guest Editorial: Chuck Fox on Developing New PLD Solutions . 3


    Original
    PDF

    QP-PL44

    Abstract: hp 502 QP-PF8144
    Text: ‘ s Leading the Revolution! nd Welcome to QuickLogic's 2 issue of QuickNews. A lot has been going on so we hope this newsletter will help keep you up to date with everything at QuickLogic. First things first.QuickLogic’s new campaign: "Leading the Revolution in FPGAs". What does this mean? The


    Original
    PDF QL8X12B QP-PL44 QP-CG68 QP-PL68 QL12X16B QP-CG84 QP-PL44 hp 502 QP-PF8144

    seagate hard drive pcb

    Abstract: 82450GX dell precision 670 AIC-7880 DFAR252 SPEC95 DAC960PL design of a computer Barracuda hard disk Dell Dimension
    Text: Intel AP450GX MP Server System Performance Brief 166 MHz/512KB Pentium Pro Processor 200 MHz/512KB Pentium Pro ® Processor August 22, 1996 The AP450GX M P Server System may contain design defects or errors known as errata that may cause the product to deviate from published specifications. Characterized errata that may cause the AP450GX M P Server


    Original
    PDF AP450GX Hz/512KB org/osg/cpu95/results/res9512/p034 org/osg/cpu95/results/res9512/p032 org/osg/cpu95/results/res9512/p106 org/osg/cpu95/results/res9512/p104 seagate hard drive pcb 82450GX dell precision 670 AIC-7880 DFAR252 SPEC95 DAC960PL design of a computer Barracuda hard disk Dell Dimension

    UART TTL buffer

    Abstract: MSM10S0000 MSM10S0050 MSM10S0110 MSM10S0210 MSM10S0300 MSM10S0570 MSM10S0980 AMBIT inverter base cell
    Text: DATA SHEET O K I A S I C P R O D U C T S 0.8 µm Sea of Gates MSM10S Family 3-V and 5-V Applications August 2002 • Sea of Gates • MSM10S ■ ———————————————————————————————————— TRADEMARKS


    Original
    PDF MSM10S UART TTL buffer MSM10S0000 MSM10S0050 MSM10S0110 MSM10S0210 MSM10S0300 MSM10S0570 MSM10S0980 AMBIT inverter base cell

    m6845

    Abstract: NA51 transistor AMI 52 732 V DL651 M82530 MXI21 dl541 DF421 DF101 grid tie inverter schematics
    Text: “The new 0.6µm gate array and standard cell families from AMI provide outstanding quality and selection . . . setting performance standards in 0.6µm ASIC products . . . ” • 130 ps gate delays fanout = 2, interconnect length = 0mm ■ Double and Triple Metal Interconnect; up to 900,000 gate


    Original
    PDF Table128, m6845 NA51 transistor AMI 52 732 V DL651 M82530 MXI21 dl541 DF421 DF101 grid tie inverter schematics

    electronic stethoscope circuit diagram

    Abstract: semiconductors cross reference MB86930 digital stethoscope circuit diagram codegenerator green hills debug probe users guide MB86932 printer hp 1320 matlab code for multipath channel Fairchild presentation
    Text: Part 1: SPARClite: The Complete Third Party Solutions Guide 1995, Fujitsu Microelectronics, Inc. Part 2: The SPARC Advantage Copyright©1995 Part 2: DESKTOP STRATEGIES This document is protected by copyright provisions against unauthorized copying. Individuals or companies found in violation of the copyright are punishable to the full extent of the law.


    Original
    PDF EC-UG-20372-8/96 electronic stethoscope circuit diagram semiconductors cross reference MB86930 digital stethoscope circuit diagram codegenerator green hills debug probe users guide MB86932 printer hp 1320 matlab code for multipath channel Fairchild presentation

    vhdl code of binary to gray

    Abstract: CY3120 CY3130 HP700 IEEE1076 MAX5000
    Text: fax id: 6253 1 CY 31 30/ CY313 5 CY3130 CY3135 Warp3 VHDL Development System for PLDs Features — VHDL facilitates hierarchical design with support for functions and libraries • Support for ALL Cypress PLDs and CPLDs including: — Industry-standard 20- and 24-pin devices like the


    Original
    PDF CY313 CY3130 CY3135 24-pin 22V10 7C33X 28-pin MAX340 MAX5000 FLASH370iTM vhdl code of binary to gray CY3120 CY3130 HP700 IEEE1076

    vhdl code for multiplexer 256 to 1 using 8 to 1

    Abstract: vhdl code for asynchronous fifo vhdl code for multiplexer 4 to 1 using 2 to 1 vhdl code for multiplexer 8 to 1 using 4 to 1 by vhdl code for multiplexer 256 to 1
    Text: Implementing RAM Functions in FLEX 10K Devices November 1995, ver. 1 Introduction Application Note 52 The Altera FLEX 10K family provides the first programmable logic devices PLDs that contain an embedded array. The embedded array is composed of a series of embedded array blocks (EABs) that can efficiently


    Original
    PDF

    ix 2933

    Abstract: transistor quang 7400 TTL ix 2933 data sheet schematic XOR Gates 7400 chip 7400 series pin connection CF160 schematic diagram inverter PF100
    Text: QuickWorks User's Guide with SpDE™ Reference June 1996 Copyright Information Copyright 1991-1996 QuickLogic Corporation. All rights reserved. The information contained in this manual and the accompanying software program are protected by copyright; all rights are reserved by QuickLogic Corporation.


    Original
    PDF Win32s, ix 2933 transistor quang 7400 TTL ix 2933 data sheet schematic XOR Gates 7400 chip 7400 series pin connection CF160 schematic diagram inverter PF100

    J-Lead, QFP ceramic

    Abstract: IC 7400 SERIES book EPM 5192
    Text: M A X 5000 Programmable Logic Device Family March 1995, ver. 2 Features. D a ta she et • ■ ■ ■ ■ ■ ■ Advanced M ultiple Array M atrix MAX 5000 architecture com bining speed and ease-of-use of PAL devices w ith density of program m able gate arrays


    OCR Scan
    PDF 28-pin 100-pin 10-ns 125-MHz J-Lead, QFP ceramic IC 7400 SERIES book EPM 5192

    6 input or gate

    Abstract: t177 SLA847 986 t04 B8237 B8250 Series A138G2 19275 resistor ssc300 S-MOS asic
    Text: S-H 0 S SYSTEMS INC SbE » • 7ei3StiOti ÜDDlM'ia 076 «SIIO SLA8000 HIGH SPEED CMOS GATE ARRAY ■ DESCRIPTION The SLA8000 Series consists of a group of 13 high speed, sea-of-gates CMOS gate arrays. The series is fabricated utilizing our state-of-the-art 1.2 micron silicon gate technology. Gate counts range from 5K to 80K


    OCR Scan
    PDF SLA8000 SLA8000 SLA827S SLA837S SLA847S SLA860S SLA872S SLA890S SLA86ES 6 input or gate t177 SLA847 986 t04 B8237 B8250 Series A138G2 19275 resistor ssc300 S-MOS asic

    16X24

    Abstract: No abstract text available
    Text: QL16x24B/QL16x24BH WildCat 4000 Very-High-Speed 4K 12K Gate CMOS FPGA Rev B pASIC HIGHLIGHTS B Very High Speed - V iaL ink metal-to-metal program m able-via anti­ fuse technology, allows counter speeds over 150 MHz and logic cell delays of under 2 ns.


    OCR Scan
    PDF QL16x24B/QL16x24BH 16-by-24 84pin 100-pin 144-pin 160pin 16-bit QL16x24BH 16X24

    B8228

    Abstract: No abstract text available
    Text: kfoEC S 6 Í?9C S-MOS S Y T E M ASIC S Preliminary A Seiko Epson Affiliate SLA10000 AUGUST 1990 HIGH SPEED CMOS GATE ARRAYS DESCRIPTION FEATURES The S-MOS SLA10000 series is a channeMess gate • .76 micron drawn channel length N-Channel array manufactured on S-MOS’ state-of-the-art 0.8


    OCR Scan
    PDF SLA10000 SLA10000 B8228

    QL2009

    Abstract: QL2009-1PB256C QL2009-1PF144C QL2009-1PQ208C TIL405
    Text: Q L2009 9,000 Gate pASIC 2 FPGA Com bining Speed, Density, Low Cost and Flexibility PRELIMINARY DA TA pASIC 2 HIGHLIGHTS E Ultimate Verilog/VHDL Silicon Solution -Abundant, high-speed interconnect eliminates manual routing -Flexible logic cell provides high efficiency and performance


    OCR Scan
    PDF QL2009 QL2009 PQ208 PF144 144-pin PQ208 208-pin PB256 256-pin 0000b77 QL2009-1PB256C QL2009-1PF144C QL2009-1PQ208C TIL405

    Untitled

    Abstract: No abstract text available
    Text: MAX 7000 / aNb rfe rva\ Programmable Logic Device Family D a ta S h e e t □ □ □ □ □ □ □ □ □ □ □ □ □ H ig h -p erfo rm an ce, erasab le C M O S d ev ices b ased on secon d generation M ultiple Array M atriX MAX architecture Complete EPLD fam ily w ith logic densities up to 10,000 available


    OCR Scan
    PDF 10-ns 100-MHz

    Untitled

    Abstract: No abstract text available
    Text: FLEX EPF81188 Zi!hlU&\ 12,000-Gate Programmable Logic Device Data Sheet September 1992, ver. 1 Features □ □ □ Preliminary Information □ □ □ □ □ High-density, register-rich program m able logic device 12,000 usable gates, 1,188 registers 180 I /O pins and 4 dedicated inputs


    OCR Scan
    PDF EPF81188 000-Gate 232-pin 240-pin 70-MHz 16-bit

    Untitled

    Abstract: No abstract text available
    Text: EPM 7032V EPLD 3.3-Volt 32-Macrocell Device Data Sheet Features. □ Preliminary Information □ □ □ □ □ □ □ □ 3.3-V version of the popular EPM7032 EPLD Combinatorial speeds with t PD = 15 ns Clock frequencies up to 71 MHz Innovative power-saving features


    OCR Scan
    PDF 32-Macrocell EPM7032 EPM7032V-3, EPM7032V-4

    cadence xa 125 2

    Abstract: PQ208 QL2009 QL2009-1PB256C QL2009-1PF144C QL2009-1PQ208C IOG20
    Text: QL2009 9,000 Gate 3.3V and 5.0V pASIC 2 FPGA Combining Speed, Density, Low Cost and Flexibility PRELIM INARY DATA pASIC 2 HIGHLIGHTS Rev. B 5 Ultimate Verilog/VHDL Silicon Solution -Abundant, high-speed interconnect eliminates manual routing -Flexible logic cell provides high efficiency and performance


    OCR Scan
    PDF QL2009 QL2009 cadence xa 125 2 PQ208 QL2009-1PB256C QL2009-1PF144C QL2009-1PQ208C IOG20

    programming manual EPLD EPS448

    Abstract: Altera EPM5128 EPM7064-12 leap u1 EP-900910 PLE3-12a tcl tv circuit altera eplds EP610 "pin compatible" ALTERA MAX 5000
    Text: Data Book TENTH ANNIVERSARY A Decade of Leadership A u g u s t 1993 Data Book August 1993 A-DB-0793-01 Altera, MAX, and M A X+PLUS are registered trademarks of Altera Corporation. The following, among others, are trademarks of Altera Corporation: AHDL, M AX+PLUS II, PL-ASAP2, PLDS-HPS, PLS-ADV, PLS-ES, PLS-FLEX8, PLS-FLEX8/H P, PLS-FLEX8/SN , PLS-HPS, PLS-STD, PLS-W S/H P,


    OCR Scan
    PDF -DB-0793-01 EP330, EP610, EP610A, EP610T, EP910, EP910A, EP910T, EP1810, EP1810T, programming manual EPLD EPS448 Altera EPM5128 EPM7064-12 leap u1 EP-900910 PLE3-12a tcl tv circuit altera eplds EP610 "pin compatible" ALTERA MAX 5000