Untitled
Abstract: No abstract text available
Text: PRELIMINARY LH6P81 CMOS 8M 5 12 K x 16 SF-ASIC RAM FEATURES DESCRIPTION • 524,288 x 16 bit organization The LH6P81 is a CMOS 8 M bit SF-ASIC RAM memory organized as 524,288 x 16 bits. On the SF-ASIC RAM chip, RAM and ROM can be freely mapped into the memory space. Thus, SF-ASIC RAM is very suitable for
|
OCR Scan
|
LH6P81
48-pin
LH6P81
I/O15
-----------------------------48-pin,
TSOP48-P-1218)
LH6P81T-10
|
PDF
|
6P81
Abstract: No abstract text available
Text: PRELIMINARY LH6P81 CMOS 8M 512K x 16 SF-ASIC RAM FEATURES DESCRIPTION • 524,288 x 16 bit organization The LH6P81 is a CMOS 8M bit SF-ASIC RAM memory organized as 524,288 x 16 bits. On the SF-ASIC RAM chip, RAM and ROM can be freely mapped into the memory space. Thus, SF-ASIC RAM is very suitable for
|
OCR Scan
|
LH6P81
48-pin
LH6P81
48TSOP
48-pln,
12x18
-------------------------48-pin,
TSOP48-P-1218)
LH6P81T-10
6P81
|
PDF
|
lh57257
Abstract: IR2E31 IR2E01 IR2C07 IR2E27 IR2E24 IR2E19 IR2E31A IR3n06 IR2E02
Text: Index Model No. ARM7D CPU Core Bi-CMOS 1 27 40,42 _ _ CMOS CMOS CMOS CMOS CMOS 4A 5A 8 A AH D ID1 Series ID2 Series 40,42 40.42 40,42 40,42 40 B ü.’1*"! 14,15 14 m IR2339 IR2403 IR2406 IR2406G IR2410 IR2411 IR2415 IR2419 IR2420 IR2422 IR2425 IR2429
|
OCR Scan
|
IR2E201
IR2E24
IR2E27/A
IR2E28
IR2E29
IR2E30
IR2E31/A
IR2E32N9
IR2E34
IR2E41
lh57257
IR2E31
IR2E01
IR2C07
IR2E27
IR2E19
IR2E31A
IR3n06
IR2E02
|
PDF
|
PSEUDO SRAM
Abstract: sharp mask rom
Text: MEMORIES SF-ASIC 8F-A8IC RAM ★Underdevelopment SF-ASIC RAM is a newly conceptualized memory device developed by Sharp. It allows users to mask any address region within the memory area at the users' wish. The device can also be used A D D R E S S M AP as a conventional Pseudo SRAM, as the device
|
OCR Scan
|
LH6P81T>
16-bit
48-pin
PSEUDO SRAM
sharp mask rom
|
PDF
|