unisite
Abstract: lof file format Writer
Text: Appendix J - File Extensions Appendix J: File Extensions Reference File Created By Used By Description .ATR SpDE Back Annotation Turbo Writer SpDE File-Save SpDE File-Save SpDE Back Annotation Synopsys, Cadence, . Synopsys, Cadence, . SpDE Back Annotation
|
Original
|
|
PDF
|
lof file format
Abstract: unisite
Text: Appendix K - File Extensions Appendix K: File Extensions Reference File Created By Used By Description .ATR SpDE Back Annotation Turbo Writer SpDE File-Save SpDE File-Save SpDE Back Annotation Synopsys, Cadence, . Synopsys, Cadence, . SpDE Back Annotation
|
Original
|
|
PDF
|
E2 liu vhdl
Abstract: vhdl code for clock and data recovery vhdl code for bram "network interface cards"
Text: CoreEl OC12 Framer CC351 May 30, 2003 Product Specification AllianceCORE™ Facts Core Specifics See Table 1 Provided with Core Documentation User Guide, Design Guide Design File Formats EDIF netlist Constraints File .ucf Verification Test Bench, Test Scripts
|
Original
|
CC351)
CC351
E2 liu vhdl
vhdl code for clock and data recovery
vhdl code for bram
"network interface cards"
|
PDF
|
quickpro
Abstract: lof file format QA-Pf100144 PL84 QA-PQ208A QD-PQ208 QD-PB256 QA-PB456 QL3025-1PQ208C quake q-pro
Text: Programmer Kit User’s Guide with DeskFab and QuickPro™ Reference COPYRIGHT INFORMATION Copyright 1991–1999 QuickLogic Corporation. All rights reserved. The information contained in this manual and the accompanying software program are protected by copyright; all rights are reserved by QuickLogic Corporation. QuickLogic
|
Original
|
|
PDF
|
lof file format
Abstract: No abstract text available
Text: Chapter 18 - SpDE Command Reference pASIC 1 Chapter 18: SpDE Command Reference (pASIC 1) 18.1 What is SpDE? SpDE stands for the Seamless pASIC Design Environment. SpDE (pronounced Speedy), is a set of quality Logic Optimization, Placement and Routing, Delay
|
Original
|
|
PDF
|
pasic380
Abstract: Cypress Semiconductor CY3125 CY3146 synopsys
Text: CY3146: April 19, 1995 Revision: September 14, 1995 PRELIMINARY Features CY3146 Synopsys Design Software Kit for pASIC380t Ordering Information CY3146 Synopsys pASIC380 FPGA Design Software SunĆbased includes: 3½Ćinch disk Sun version pASIC FPGA Synopsys Library
|
Original
|
CY3146:
CY3146
pASIC380t
CY3146
pASIC380
CY3125
Cypress Semiconductor
synopsys
|
PDF
|
IC380
Abstract: cypress FLASH370 pasic380 data entry FLASH370 verilog code for adder galaxy note lof file format cypress FLASH370 programming
Text: Designing UltraLogict With Exemplar and Synopsyst Introduction Galileot from Exemplar Logic and the Design Compiler from Synopsyst provide two pathways for programmer logic users to use Cypress's UltraĆ Logict devices with thirdĆparty design environĆ ments. They provide behavioral Hardware DescripĆ
|
Original
|
FLASH370
IC380
cypress FLASH370
pasic380
data entry
verilog code for adder
galaxy note
lof file format
cypress FLASH370 programming
|
PDF
|
UT200SpW01
Abstract: UT200SpWPHY LIN VHDL source code vhdl code for Clock divider for FPGA SpaceWire UT100SpW02 active hdl synchronous fifo design in verilog
Text: Standard Products UT100SpW02 SpaceWire Protocol Handler IP for RadHard Eclipse FPGA Preliminary Data Sheet December 2007 www.aeroflex.com/SpaceWire INTRODUCTION FEATURES Designed for use with the RadHard Eclipse FPGA view datasheet at www.aeroflex.com/RadHardFPGA
|
Original
|
UT100SpW02
ECSS-E-50-12A
ECSS-E-50-12A.
UT200SpW01
UT200SpWPHY
LIN VHDL source code
vhdl code for Clock divider for FPGA
SpaceWire
active hdl
synchronous fifo design in verilog
|
PDF
|
active hdl
Abstract: No abstract text available
Text: Standard Products UT100SpW02 SpaceWire Protocol Handler IP for RadHard Eclipse FPGA Preliminary Data Sheet July 2007 www.aeroflex.com/SpaceWire INTRODUCTION FEATURES Designed for use with the RadHard Eclipse FPGA view datasheet at www.aeroflex.com/RadHardFPGA
|
Original
|
UT100SpW02
ECSS-E-50-12A
ECSS-E-50-12A.
active hdl
|
PDF
|
SpaceWire
Abstract: RadTol Eclipse FPGA UT100SpWPHY01 UT100SpW02 UT6325 UT200SpWPHY01 ECSS-E-50-1 UT200SpW01 active hdl
Text: Standard Products UT100SpW02 SpaceWire Protocol Handler IP for RadTol Eclipse FPGA Preliminary Data Sheet October 3, 2008 www.aeroflex.com/SpaceWire INTRODUCTION FEATURES Designed for use with the RadTol Eclipse FPGA view datasheet at www.aeroflex.com/RadTolFPGA
|
Original
|
UT100SpW02
ECSS-E-50-12A
ECSS-E-50-12A.
SpaceWire
RadTol Eclipse FPGA
UT100SpWPHY01
UT6325
UT200SpWPHY01
ECSS-E-50-1
UT200SpW01
active hdl
|
PDF
|
lof file format
Abstract: No abstract text available
Text: Cypress OnLine Vol 2/#2 11/12/96 9:31 AM Page 2 1,1 U LT R A L O G I C D E S I G N T O O L S Warp2™ Release 4—Awesome Synthesis Power for Just $99! Optimize for speed, area Warp2 Release 4 is a design tool with unmatched synthesis capability. It now
|
Original
|
MAX340TM
FLASH370iTM
380TM
lof file format
|
PDF
|
vhdl code for n bit generic counter
Abstract: vhdl code for full adder la log lof file format vhdl code for 4 bit counter
Text: U LT R A L O G I C D E S I G N T O O L S Warp2™ Release 4—Awesome Synthesis Power for Just $99! Optimize for speed, area Warp2 Release 4 is a design tool with unmatched synthesis capability. It now You can control the module-generation supports all of Cypress’s programmable
|
Original
|
MAX340TM
FLASH370iTM
380TM
vhdl code for n bit generic counter
vhdl code for full adder
la log
lof file format
vhdl code for 4 bit counter
|
PDF
|
FLASH370
Abstract: cypress FLASH370 programming vhdl code for 555 pasic380 Warp Cypress CY3140 CY3146 lof file format architecture of cypress FLASH370 cpld cypress FLASH370 programmer
Text: third_party: October 11, 1995 Revision: October 23, 1995 PRELIMINARY ThirdĆParty Tool Support Support for Cypress programmable logic devices is available in many software products from thirdĆparty vendors. Some compaĆ nies include support for the entire design process in products that
|
Original
|
|
PDF
|
symbol barcode scanner schematic
Abstract: SCHEMATIC DIAGRAM OF POWER SAVER DEVICE symbol barcode laser scanner schematic barcode reader db9 pinout induction lamp ballast led scrolling badge laser barcode reader circuit barcode scanner connection schematic MKL series ASSEMBLY CODE FOR BARCODE READER
Text: ALLEN-BRADLEY Attended Workstations Catalog Nos. 2708-DH5B2L & -DH5B4L (Series B) User Manual Disclaimer Important User Information Solid state equipment has operational characteristics differing from those of electromechanical equipment. “Application Considerations for Solid State
|
Original
|
2708-DH5B2L
ND001
symbol barcode scanner schematic
SCHEMATIC DIAGRAM OF POWER SAVER DEVICE
symbol barcode laser scanner schematic
barcode reader db9 pinout
induction lamp ballast
led scrolling badge
laser barcode reader circuit
barcode scanner connection schematic
MKL series
ASSEMBLY CODE FOR BARCODE READER
|
PDF
|
|
verilog implementation of sts1 pointer processing
Abstract: verilog code BIP-8 GR-253 J0 byte length 14 GR-253 GR-253-CORE
Text: SONET STS-1 Framer MegaCore Function STS1FRM June 2001 User Guide Version 1.01 101 Innovation Drive San Jose, CA 95134 408 544-7000 http://www.altera.com A-UG-IPSTS1FRM-1.01 SONET STS-1 Framer MegaCore Function (STS1FRM) User Guide Altera, APEX, APEX 20K, MegaCore, MegaWizard, OpenCore, Quartus, and Quartus II are trademarks and/or service marks of
|
Original
|
|
PDF
|
Untitled
Abstract: No abstract text available
Text: Agilent Technologies OmniBER OTN Communications Performance Analyzers J7232A & J7230B Technical Data Sheet Powerful SONET/SDH testers, ideal for testing next generation SONET/ SDH devices and modules. OmniBER OTN Communications Performance Analyzers Key Features
|
Original
|
J7232A
J7230B
256ms
|
PDF
|
QL24X32B-1PF144C
Abstract: vhdl code for 74194 QP-PL84G 74164 pin assignment ls 74138 74139 for bcd to excess 3 code PQ208 QL8X12B PF144 16 bit ripple adder
Text: QuickTools User's Guide with SpDE™ Reference January 1996 Copyright Information Copyright 1991, 1992, 1993, 1994, 1995 QuickLogic Corporation. All rights reserved. The information contained in this manual and the accompanying software program are protected by copyright; all rights are reserved by QuickLogic Corporation. QuickLogic
|
Original
|
Win32s,
QL24X32B-1PF144C
vhdl code for 74194
QP-PL84G
74164 pin assignment
ls 74138
74139 for bcd to excess 3 code
PQ208
QL8X12B
PF144
16 bit ripple adder
|
PDF
|
16 byte register VERILOG
Abstract: verilog code BIP-8 GR-253 GR-253-CORE STS12CFRM digital alarm clock vhdl code in modelsim alarm clock design of digital VHDL
Text: SONET/SDH STS-12c/STM-4 Framer MegaCore Function STS12CFRM July 2001 User Guide Version 1.01 101 Innovation Drive San Jose, CA 95134 408 544-7000 http://www.altera.com A-UG-IPSTS12CFRM-1.01 SONET/SDH STS-12c/STM-4 Framer MegaCore Function (STS12CFRM) User Guide
|
Original
|
STS-12c/STM-4
STS12CFRM
-UG-IPSTS12CFRM-1
STS-12c/STM-4
STS12CFRM)
STS12c/STM-1
16 byte register VERILOG
verilog code BIP-8
GR-253
GR-253-CORE
STS12CFRM
digital alarm clock vhdl code in modelsim
alarm clock design of digital VHDL
|
PDF
|
vhdl code for stm-1 sequence
Abstract: vhdl code for BIP-8 generator STM-1 verilog code BIP-8 rw0s ATM machine working circuit diagram using sonet vhdl 16 byte register VERILOG AIRbus Interface alarm clock design of digital VHDL vhdl code for 9 bit parity generator vhdl code stm-64
Text: SONET/SDH STS-3c/STM-1 Framer MegaCore Function STS3CFRM June 2001 User Guide Version 1.01 101 Innovation Drive San Jose, CA 95134 408 544-7000 http://www.altera.com A-UG-IPSTS3CFRM-1.01 SONET/SDH STS-3c/STM-1 Framer MegaCore Function (STS3CFRM) User Guide
|
Original
|
|
PDF
|
mimo antenna
Abstract: No abstract text available
Text: SCAN12100 www.ti.com SNLS245E – SEPTEMBER 2006 – REVISED APRIL 2013 SCAN12100 1228.8 and 614.4 Mbps CPRI SerDes with Auto RE Sync and Precision Delay Calibration Measurement Check for Samples: SCAN12100 FEATURES DESCRIPTION • The SCAN12100 is a 1228.8 and 614.4 Mbps
|
Original
|
SCAN12100
SNLS245E
SCAN12100
SCAN25100
mimo antenna
|
PDF
|
verilog code BIP-8
Abstract: alarm clock verilog code rw0s digital alarm clock vhdl code in modelsim ATM machine working circuit diagram using sonet vhdl vhdl code for 1 bit error generator vhdl code for 9 bit parity generator GR-253 GR-253-CORE verilog implementation of sts1 pointer processing
Text: SONET STS-3 Framer MegaCore Function STS1X3FRM June 2001 User Guide Version 1.01 101 Innovation Drive San Jose, CA 95134 408 544-7000 http://www.altera.com A-UG-IPSTS1X3FRM-1.01 SONET STS-3 Framer MegaCore Function (STS1X3) User Guide Altera, APEX, APEX 20K, MegaCore, MegaWizard, OpenCore, Quartus, and Quartus II are trademarks and/or service marks of
|
Original
|
|
PDF
|
Untitled
Abstract: No abstract text available
Text: SCAN12100 www.ti.com SNLS245E – SEPTEMBER 2006 – REVISED APRIL 2013 SCAN12100 1228.8 and 614.4 Mbps CPRI SerDes with Auto RE Sync and Precision Delay Calibration Measurement Check for Samples: SCAN12100 FEATURES DESCRIPTION • The SCAN12100 is a 1228.8 and 614.4 Mbps
|
Original
|
SCAN12100
SNLS245E
SCAN12100
SCAN25100
|
PDF
|
SOCRATES
Abstract: Infineon NFC mat12 C001 CRC32 1000H PEF3460 Aop catalog
Text: User’s Manual, Re v. 1, July 2004 TE3-FALC Firmware Package, V1.2-1.3.x PEF 3460 E, Version 1.2 Firmware Description Wireline Communications N e v e r s t o p t h i n k i n g . ABM , ACE®, AOP®, ARCOFI®, ASM®, ASP®, DigiTape®, DuSLIC®, EPIC®, ELIC®,
|
Original
|
10BaseV®
10BaseVX®
10BaseSTM,
0x10D0
0x10E0
0x10F0
SOCRATES
Infineon NFC
mat12
C001
CRC32
1000H
PEF3460
Aop catalog
|
PDF
|
Untitled
Abstract: No abstract text available
Text: Agilent Technologies OmniBER OTN Jitter Analyzer J7231B Technical Data Sheet Accurate, repeatable jitter measurements for SONET/SDH/OTN interfaces. OmniBER OTN Jitter Key Features • Fully complies and exceeds the requirements of ITU-T O.172 for SONET/SDH Jitter generation &
|
Original
|
J7231B
10Gb/s,
|
PDF
|