Untitled
Abstract: No abstract text available
Text: SEMICONDUCTOR PG03DXTEV TECHNICAL DATA TVS Diode Array for ESD Protection in Portable Electronics Protection in Portable Electronics Applications. FEATURES ・ESD Protection: IEC 61000-4-2 Level 4. MILSTD883C-Method 3015-6:Class 3 ・Four separate unidirectional configurations for protection
|
Original
|
PG03DXTEV
MILSTD883C-Method
|
PDF
|
Untitled
Abstract: No abstract text available
Text: TLC339M, TLC339I, TLC339C QUADRUPLE MICROPOWER LinCMOS COMPARATORS D3135, DECEMBER 1986-R EV ISED FEBRUARY 1989 • Very Low Power. . . 200 jjiW Typ at 5 V T LC 339M . . . J PACKAGE TLC339I. TLC339C . . . D. J, OR N PACKAGE • Fast Response Time . . . 2.5 |xs Typ with
|
OCR Scan
|
TLC339M,
TLC339I,
TLC339C
D3135,
1986-R
TLC339M
TLC339I
TLC339C
TLC339
LM339
|
PDF
|
Untitled
Abstract: No abstract text available
Text: SN74LVC540 OCTAL BUFFER/DRIVER WITH 3-STATE OUTPUTS JA N U A R Y 1993 • Space-Saving Package Option: Shrink Small-Outline Package DB Features EIAJ 0.65-mm Lead Pitch DB, DW, OR PW PACKAGE (TOP VIEW) • EPIC (Enhanced-Performance implanted CMOS) Submicron Process
|
OCR Scan
|
SN74LVC540
65-mm
MIL-STD-883C,
JESD-17
|
PDF
|
K2545
Abstract: cx 2808 tlc2652 TLC2652A D3157
Text: TLC2652, TLC2652A Advanced LinCMOS1 PRECISION CHOPPER-STABILIZED OPERATIONAL AMPLIFIERS D3157, SEPTEMBER 1988 0008, JG, or P PACKAGE Extremely Low Offset Voltage . . 1 nV Max TOP VIEW Extremely Low Change in Offset Voltage with Temperature . . . 0.003nV/°CTyp
|
OCR Scan
|
TLC2652,
TLC2652A
D3157,
003nV/
TLC2652
K2545
cx 2808
D3157
|
PDF
|
wc 2c
Abstract: No abstract text available
Text: SMJ4416 16.384-WORD BY 4-BIT DYNAMIC RAM AUGUST 1980 JO PACKAGE 1 6 ,3 8 4 x 4 O rg anizatio n TO P V IE W S ingle 5 -V S u p p ly ( ± 1 0 % T olerance) g P erfo rm a nce Ranges ACCESS T IM E • DQ1 C C2 DQ 2C Ul8 Dvss 17 3 D Q 4 3 16 4 15 "2C A S "2D Q 3
|
OCR Scan
|
SMJ4416
384-WORD
J4416
wc 2c
|
PDF
|
CO2V
Abstract: No abstract text available
Text: SN74ALVC16600 18-BIT UNIVERSAL BUS TRANSCEIVER WITH 3-STATE OUTPUTS JA N U A R Y 1993 Member of the Texas Instruments Widebus Family DGG OR DL PACKAGE TOP VIEW ÖEÄE [ LEAB [ A1 [ GND [ A2 [ A3 [ EPIC™ (Enhanced-Performance Implanted CMOS) Submicron Process
|
OCR Scan
|
SN74ALVC16600
18-BIT
MIL-STD-883C,
CO2V
|
PDF
|
Untitled
Abstract: No abstract text available
Text: SN54BCT2828B, SN74BCT2828B 10-BIT BUS/MOS MEMORY DRIVERS WITH 3-STATE INVERTING OUTPUTS _ D3635, SEPTEMBER 1990 S N 54B C T282B B . . . J T P A C K A G E BiCMOS Design Substantially Reduces S N 7 4B C T 28 2 8B . . . D W O R N T P A C K A G E
|
OCR Scan
|
SN54BCT2828B,
SN74BCT2828B
10-BIT
D3635,
MIL-STD-883C,
300-mll
|
PDF
|
ABT16374A
Abstract: No abstract text available
Text: SN54ABT16374A, SN74ABT16374A 16-BIT EDGE-TRIGGERED D-TYPE FLIP-FLOPS WITH 3-STATE OUTPUTS MARCH 1993-R EV IS ED JULY 1993 Members of the Texas Instruments Widebus Family State-of-the-Art EPIC-HB" BiCMOS Design Significantly Reduces Power Dissipation ESD Protection Exceeds 2000 V Per
|
OCR Scan
|
SN54ABT16374A,
SN74ABT16374A
16-BIT
1993-R
MIL-STD-883C,
JESD-17
-32-mA
64-mA
300-mil
380-mil
ABT16374A
|
PDF
|
Untitled
Abstract: No abstract text available
Text: SN74LVC841 10-BIT BUS-INTERFACE D-TYPE LATCH WITH 3-STATE OUTPUTS M ARCH 1993 OB, DW, OR PW PACKAGE TOP VIEW • Space-Saving Package Option: Shrink Small-Outline Package (DB) Features EIAJ 0.65-mm Lead Pitch • EPIC (Enhanced-Performance Implanted
|
OCR Scan
|
SN74LVC841
10-BIT
65-mm
MIL-STD-883C,
|
PDF
|
27C510
Abstract: pc51020 SMJ27C510 pc510-20
Text: TMS27C510 524 288-BIT ERASABLE PROGRAMMABLE READ-ONLY MEMORY TMS27PC510 524 288-BIT PROGRAMMABLE READ-ONLY MEMORY SMLS51OA-AUGUST 1990-REVISED JANUARY 1993 J AND N PACKAGESÎ TOP VIEW Organization . . . 64K x 8 Single 5-V Power Supply V pp [ Pin Compatible With Existing 1 Meg MOS
|
OCR Scan
|
TMS27C510
288-BIT
TMS27PC510
SMLS51OA-AUGUST
1990-REVISED
27C510-12
27C/PC510-15
27C/PC510-17
27C/PC510-20
27C510
pc51020
SMJ27C510
pc510-20
|
PDF
|
SN54LV14
Abstract: 2020CN
Text: SN54LV14, SN74LV14 HEX SCHMITT-TRIGGER INVERTERS _ S C L S 1 8 7 B - FEBRUARY 1 9 9 3 - REVISED APRIL 1996 EPIC Enhanced-Performance Implanted CMOS 2-|i Process SN54LV14 . . . J OR W PACKAGE SN74LV14. . . D, DB, OR PW PACKAGE (TOP VIEW) TVplcal V q l p (Output Ground Bounce)
|
OCR Scan
|
SN54LV14,
SN74LV14
MIL-STD-883C,
JESD-17
300-mll
SN54LV14
2020CN
|
PDF
|
Untitled
Abstract: No abstract text available
Text: SN74LVC74 DUAL POSITIVE-EDGE-TRIGGERED D-TYPE FLIP-FLOP WITH CLEAR AND PRESET JANUARY 1993 D, DB, OR PW PACKAGE TOP VIEW • EPIC (Enhanced-Performance Implanted 1CCR [ 1 1D [ 2 CMOS) Submicron Process • 1CLK [ 3 Designed to Facilitate Incident Wave
|
OCR Scan
|
SN74LVC74
65-mm
MIL-STD-883C,
|
PDF
|
Untitled
Abstract: No abstract text available
Text: SN54LVU04, SN74LVU04 HEX INVERTERS S C L S 1 B 5 B - FEBRUARY 1993 - REVISED APRIL 1996 EPIC Enhanced-Performance Implanted CMOS 2-n Process Typical V q l p (Output Ground Bounce) < 0.8 V at V c c . Ta = 25°C Typical V q h v (Output V q h Undershoot)
|
OCR Scan
|
SN54LVU04,
SN74LVU04
MIL-STD-883C,
JESD-17
300-mil
|
PDF
|
Untitled
Abstract: No abstract text available
Text: TLC193 TLC393 DUAL MICROPOWER LinCMOS VOLTAGE COMPARATOR SLCS115D - DECEMBER 1986 - REVISED JANUARY 1999 Very Low Power . . . 110 ,uW Typ at 5 V D, JG, P, OR PW PACKAGE TOP VIEW Fast Response Time . . . tp|_n = 2.5 jas Typ With 5-mV Overdrive Single Supply Operation:
|
OCR Scan
|
TLC193
TLC393
SLCS115D
TLC393C
TLC393Q
TLC393M
TLC193M
LM393
|
PDF
|
|
Untitled
Abstract: No abstract text available
Text: SN74ALVC16601 18-BIT UNIVERSAL BUS TRANSCEIVER WITH 3-STATE OUTPUTS JANUARY 1993 DGG OR DL PACKAGE TOP VIEW UBT (Universal Bus Transceiver) Combines D-Type Latches and D-Type Flip-Flops for Operation in Transparent, Latched, Clocked, or Clock-Enabled Mode
|
OCR Scan
|
SN74ALVC16601
18-BIT
MIL-STD-883C,
|
PDF
|
Untitled
Abstract: No abstract text available
Text: SN54HCT125, SN74HCT125 QUADRUPLE BUS BUFFER GATES WITH 3-STATE OUTPUTS SCLS069S- NOVEMBER 198« - REVISED MARCH 1996 • ■ I • • Inputs Are TTL-Voltage Compatible High-Current 3-State Outputs Drive Bus Lines or Buffer Memory Address Registers I I •
|
OCR Scan
|
SN54HCT125,
SN74HCT125
SCLS069S-
300-mll
SN54HCT125
SN74HCT125
|
PDF
|
Untitled
Abstract: No abstract text available
Text: SN54LV138, SN74LV138 3-LINE TO 8-LINE DECODERS/DEMULTIPLEXERS SC LS190P- FEBRUARY 19 9 3 - REVISED JULY 1996 EPIC Enhanced-Performance Implanted CMOS 2-fi Process Typical Vqlp (Output Ground Bounce) < 0.8 V at Vc c , Ta = 25°C SN54LV138. . . J OR W PACKAGE
|
OCR Scan
|
SN54LV138,
SN74LV138
LS190P-
SN54LV138.
SN74LV13S.
MIL-STD-883C,
JESD-17
300-mll
|
PDF
|
A910D
Abstract: No abstract text available
Text: SN74LVC863 9-BIT BUS TRANSCEIVER WITH 3-STATE OUTPUTS MARCH 1993 • Space-Saving Package Option: Shrink Small-Outline Package DB Features EIAJ 0.65-mm Lead Pitch • EPIC (Enhanced-Performance Implanted CMOS) Submicron Process • Designed to Facilitate Incident Wave
|
OCR Scan
|
SN74LVC863
65-mm
MIL-STD-883C,
JESD-17
A910D
|
PDF
|
tms jl 27C256-15
Abstract: tms jl 27c256-12 tms jl 27C256-10 TMS JL 27C256-20 TMS JE 27C256-15
Text: TMS27C256 32768 BY 8-BIT UV ERASABLE TMS27PC256 32768 BY 8-BIT PROGRAMMABLE READ-ONLY MEMORIES _ SMLS25BH- SEPTEMBER 1964 - REVISED NOVEMSER 1997 Organization . . . 32768 by 8 Bits J PACKAGE TO P VIEW Single 5-V Power Supply Pin Compatible With Existing 256K MOS
|
OCR Scan
|
TMS27C256
TMS27PC256
SMLS25BH-
27C/PC256-10
27C/PC256-12
27C/PC256-15
27C/PC256-17
27C/PC256-20
27C/PC256-25
400-mV
tms jl 27C256-15
tms jl 27c256-12
tms jl 27C256-10
TMS JL 27C256-20
TMS JE 27C256-15
|
PDF
|
Untitled
Abstract: No abstract text available
Text: SN74LVC157 QUADRUPLE 2-LINE TO 1-UNE DATA SELECTOR/MULTIPLEXER SCAS292B-JANUARY 19 9 3 - REVISED JULY 1995 I • EPIC Enhanced-Performance Implanted CMOS Submicron Process • ESD Protection Exceeds 2000 V Per MIL-STD-883C, Method 3015; Exceeds 200 V Using Machine Model
|
OCR Scan
|
SN74LVC157
SCAS292B-JANUARY
MIL-STD-883C,
JESD-17
7S266
|
PDF
|
Untitled
Abstract: No abstract text available
Text: SN54AHCU04, SN74AHCU04 HEX INVERTERS SCLS234A - OCTOBER 1995 - REVISED MARCH 1996 SN54AHCU04 . . . J OR W PACKAGE SN74AHCU04. . . D, DB, N OR PW PACKAGE TOP VIEW Operating Range 2-V to 5.5-V V^c EPIC (Enhanced-Performance Implanted CMOS) Process Unbuffered Outputs
|
OCR Scan
|
SN54AHCU04,
SN74AHCU04
SCLS234A
JESD-17
MIL-STD-883C,
300-mil
|
PDF
|
9262E
Abstract: No abstract text available
Text: SMJ27C256 262 144-BIT UV ERASABLE PROGRAMMABLE READ-ONLY MEMORY SGMS005D-MAY 1986-REVISED FEBRUARY 1993 Military Operating Temperature Range . . . - 55°C to 125°C J P A C K A G ET T O P V IE W MIL-STD-883C Class B High-Reliabillity Processing Organization . . . 32K
|
OCR Scan
|
SMJ27C256
144-BIT
SGMS005D-MAY
1986-REVISED
MIL-STD-883C
9262E
|
PDF
|
tlc3702
Abstract: picoammeter schematic diagram
Text: TLC3702 DUAL MICROPOWER LinCMOS VOLTAGE COMPARATORS SLCS013D - NOVEMBER 1986 - REVISED NOVEMBER 1998 • Push-Pull CMOS Output Drives Capacitive Loads Without Pullup Resistor, • Very Low Power . . . 100 |iW Typ at 5 V • Fast Response Time . . . tp m = 2.7 us Typ
|
OCR Scan
|
TLC3702
SLCS013D
TLC3702M
LM339
MS-001
picoammeter schematic diagram
|
PDF
|
Untitled
Abstract: No abstract text available
Text: SN54LVT273, SN74LVT273 3.3-V ABT OCTAL D-TYPE FLIP-FLOPS WITH CLEAR I SCBS130E - MAY 1992 - REVISED JULY 1995 State-of-the-Art Advanced BICMOS Technology ABT Design for 3.3-V Operation and Low-Static Power Dissipation Support Mixed-Mode Signal Operation (5-V
|
OCR Scan
|
SN54LVT273,
SN74LVT273
MIL-STD-883C,
JESD-17
|
PDF
|