Please enter a valid full or partial manufacturer part number with a minimum of 3 letters or numbers

    PB37A FORM W Search Results

    PB37A FORM W Result Highlights (5)

    Part ECAD Model Manufacturer Description Download Buy
    TLP3406SRH4 Toshiba Electronic Devices & Storage Corporation Photorelay (MOSFET output, 1-form-a), 30 V/0.9 A, 300 Vrms, S-VSON16T Visit Toshiba Electronic Devices & Storage Corporation
    TLP3407SRA Toshiba Electronic Devices & Storage Corporation Photorelay (MOSFET output, 1-form-a), 60 V/1 A, 500 Vrms, S-VSON4T Visit Toshiba Electronic Devices & Storage Corporation
    TLP3407SRH Toshiba Electronic Devices & Storage Corporation Photorelay (MOSFET output, 1-form-a), 60 V/1 A, 500 Vrms, S-VSON4T Visit Toshiba Electronic Devices & Storage Corporation
    TLP3412SRHA4 Toshiba Electronic Devices & Storage Corporation Photorelay (MOSFET output, 1-form-a), 60 V/0.25 A, 300 Vrms, S-VSON16T Visit Toshiba Electronic Devices & Storage Corporation
    TLP241B Toshiba Electronic Devices & Storage Corporation Photorelay (MOSFET output, 1-form-a), 100 V/2.0 A, 5000 Vrms, DIP4 Visit Toshiba Electronic Devices & Storage Corporation

    PB37A FORM W Datasheets Context Search

    Catalog Datasheet MFG & Type PDF Document Tags

    Untitled

    Abstract: No abstract text available
    Text: LatticeXP Family Data Sheet Version 01.3, June 2005 LatticeXP Family Data Sheet Introduction May 2005 Advance Data Sheet Features • Programmable sysIO buffer supports wide range of interfaces: − LVCMOS 3.3/2.5/1.8/1.5/1.2 − LVTTL – SSTL 18 Class I


    Original
    PDF HSTL15 TN1052) TN1082)

    Untitled

    Abstract: No abstract text available
    Text: LatticeXP Family Data Sheet Version 04.4, April 2006 LatticeXP Family Data Sheet Introduction December 2005 Data Sheet • Flexible I/O Buffer Features • Programmable sysIO buffer supports wide range of interfaces: − LVCMOS 3.3/2.5/1.8/1.5/1.2 − LVTTL


    Original
    PDF HSTL15 TN1050) TN1052) TN1082)

    Untitled

    Abstract: No abstract text available
    Text: LatticeXP Family Data Sheet Version 03.0, September 2005 LatticeXP Family Data Sheet Introduction July 2005 Advance Data Sheet • Flexible I/O Buffer Features • Programmable sysIO buffer supports wide range of interfaces: − LVCMOS 3.3/2.5/1.8/1.5/1.2


    Original
    PDF HSTL15 TN1050) TN1052) TN1082)

    Untitled

    Abstract: No abstract text available
    Text: LatticeXP Family Data Sheet DS1001 Version 04.7, August 2006 LatticeXP Family Data Sheet Introduction December 2005 Data Sheet DS1001 • Flexible I/O Buffer Features • Programmable sysIO buffer supports wide range of interfaces: − LVCMOS 3.3/2.5/1.8/1.5/1.2


    Original
    PDF DS1001 DS1001 HSTL15 LVDS25E

    Untitled

    Abstract: No abstract text available
    Text: LatticeXP Family Data Sheet Version 04.0, December 2005 LatticeXP Family Data Sheet Introduction December 2005 Data Sheet • Flexible I/O Buffer Features • Programmable sysIO buffer supports wide range of interfaces: − LVCMOS 3.3/2.5/1.8/1.5/1.2 − LVTTL


    Original
    PDF HSTL15 TN1050) TN1052) TN1082)

    Untitled

    Abstract: No abstract text available
    Text: LatticeXP Family Data Sheet Version 04.2, March 2006 LatticeXP Family Data Sheet Introduction December 2005 Data Sheet • Flexible I/O Buffer Features • Programmable sysIO buffer supports wide range of interfaces: − LVCMOS 3.3/2.5/1.8/1.5/1.2 − LVTTL


    Original
    PDF HSTL15 TN1050) TN1052) TN1082)

    Untitled

    Abstract: No abstract text available
    Text: LatticeXP Family Data Sheet Version 02.0, July 2005 LatticeXP Family Data Sheet Introduction July 2005 Advance Data Sheet • Flexible I/O Buffer Features • Programmable sysIO buffer supports wide range of interfaces: − LVCMOS 3.3/2.5/1.8/1.5/1.2 − LVTTL


    Original
    PDF HSTL15 TN1052) TN1082)

    LFXP6C-4FN256C

    Abstract: LFXP6C-3FN256I LFXP LFXP10C-3F256I LFXP3C 5TN100C DDR333 LFXP10 LVCMOS25 LVCMOS33 LFXP3C-3TN144C
    Text: LatticeXP Family Data Sheet DS1001 Version 05.1, November 2007 LatticeXP Family Data Sheet Introduction July 2007 Data Sheet DS1001  Flexible I/O Buffer Features • Programmable sysIO buffer supports wide range of interfaces:  LVCMOS 3.3/2.5/1.8/1.5/1.2


    Original
    PDF DS1001 DS1001 HSTL15 LVDS25E LFXP6C-4FN256C LFXP6C-3FN256I LFXP LFXP10C-3F256I LFXP3C 5TN100C DDR333 LFXP10 LVCMOS25 LVCMOS33 LFXP3C-3TN144C

    MP2307

    Abstract: sot marking code w17 transistor marking code w17 SOT-23 A22 MARKING soic8 PT43B transistor cf43 W17 marking code sot 23 POWR607 sma connector footprint transistor marking A9 R8
    Text:  LatticeXP2 Standard Evaluation Board User’s Guide February 2010 Revision: EB29_01.5  LatticeXP2 Standard Evaluation Board User’s Guide Lattice Semiconductor Introduction The LatticeXP2 Standard Evaluation Board provides a convenient platform to evaluate, test and debug user


    Original
    PDF LatticeXP2-17 soic16 8013A RS232 ADS7842 tssop16 dip14 MP2307 sot marking code w17 transistor marking code w17 SOT-23 A22 MARKING soic8 PT43B transistor cf43 W17 marking code sot 23 POWR607 sma connector footprint transistor marking A9 R8

    Untitled

    Abstract: No abstract text available
    Text: LatticeSC Family Data Sheet DS1004 Version 01.5, March 2007 LatticeSC Family Data Sheet Introduction March 2007 Preliminary Data Sheet DS1004 Features • High Performance FPGA Fabric • 15K to 115K four input Look-up Tables LUT4s • 132 to 942 I/Os • 700MHz global clock; 1GHz edge clocks


    Original
    PDF DS1004 DS1004 700MHz 600Mbps 125Gbps) 105mW LFSC25 FF1020 LFSC80

    Untitled

    Abstract: No abstract text available
    Text: LatticeSC Family Data Sheet DS1004 Version 01.5, March 2007 LatticeSC Family Data Sheet Introduction March 2007 Preliminary Data Sheet DS1004 Features • High Performance FPGA Fabric • 15K to 115K four input Look-up Tables LUT4s • 132 to 942 I/Os • 700MHz global clock; 1GHz edge clocks


    Original
    PDF DS1004 DS1004 700MHz 600Mbps 125Gbps) 105mW LFSC25 FF1020 LFSC80

    2-bit comparator

    Abstract: LFSC3GA15E-5F900I PR77A PR55D pr94a diode transistor pt36c pt36C PB110C pb127d PB138
    Text: LatticeSC/M Family Data Sheet DS1004 Version 01.8, November 2007 LatticeSC/M Family Data Sheet Introduction March 2007 Preliminary Data Sheet DS1004 Features • High Performance FPGA Fabric • 15K to 115K four input Look-up Tables LUT4s • 132 to 942 I/Os


    Original
    PDF DS1004 DS1004 700MHz 600Mbps 125Gbps) 105mW 2-bit comparator LFSC3GA15E-5F900I PR77A PR55D pr94a diode transistor pt36c pt36C PB110C pb127d PB138

    Untitled

    Abstract: No abstract text available
    Text: LatticeSC/M Family Data Sheet DS1004 Version 02.0, March 2008 LatticeSC/M Family Data Sheet Introduction January 2008 Preliminary Data Sheet DS1004 Features • High Performance FPGA Fabric • 15K to 115K four input Look-up Tables LUT4s • 139 to 942 I/Os


    Original
    PDF DS1004 DS1004 700MHz 600Mbps 125Gbps) 105mW

    PB110C

    Abstract: PB124A pt36C SCM15 BA5 904 AF P PL80B PR55D pr94a diode transistor pt36c transistor pt42c
    Text: LatticeSC/M Family Data Sheet DS1004 Version 02.3, January 2010 LatticeSC/M Family Data Sheet Introduction January 2010 Data Sheet DS1004 Features – 1 to 7.8 Mbits memory – True Dual Port/Pseudo Dual Port/Single Port – Dedicated FIFO logic for all block RAM


    Original
    PDF DS1004 DS1004 500MHz 700MHz 600Mbps 125Gbps) 1A-10 1152-ball 1704-ball PB110C PB124A pt36C SCM15 BA5 904 AF P PL80B PR55D pr94a diode transistor pt36c transistor pt42c

    Untitled

    Abstract: No abstract text available
    Text: LatticeECP/EC Family Data Sheet Version 02.0, September 2005 LatticeECP/EC Family Data Sheet Introduction May 2005 Data Sheet Features − − − − − − • Extensive Density and Package Options • 1.5K to 32.8K LUT4s • 65 to 496 I/Os • Density migration supported


    Original
    PDF 36x36 18x18 TN1052) TN1057) TN1053)

    Untitled

    Abstract: No abstract text available
    Text: LatticeECP/EC Family Data Sheet Version 01.6, May 2005 LatticeECP/EC Family Data Sheet Introduction May 2005 Preliminary Data Sheet Features − − − − − − • Extensive Density and Package Options • 1.5K to 32.8K LUT4s • 65 to 496 I/Os • Density migration supported


    Original
    PDF 36x36 18x18 TN1052) TN1057) TN1053)

    Untitled

    Abstract: No abstract text available
    Text: LatticeSC Family Data Sheet DS1004 Version 01.3, August 2006 LatticeSC Family Data Sheet Introduction August 2006 Preliminary Data Sheet DS1004 Features • High Performance FPGA Fabric • 15K to 115K four input Look-up Tables LUT4s • 132 to 942 I/Os


    Original
    PDF DS1004 DS1004 700MHz 600Mbps 125Gbps) 110mW

    PT15B

    Abstract: R8K10 DDR400 LFEC10 LFEC15 LFEC33 LFECP10 LFECP15 LFECP20 LFECP33
    Text: LatticeECP/EC Family Data Sheet Version 02.2, March 2006 LatticeECP/EC Family Data Sheet Introduction May 2005 Data Sheet Features − − − − − − • Extensive Density and Package Options • 1.5K to 32.8K LUT4s • 65 to 496 I/Os • Density migration supported


    Original
    PDF 36x36 18x18 DDR400 200MHz) TN1052) TN1057) TN1053) PT15B R8K10 DDR400 LFEC10 LFEC15 LFEC33 LFECP10 LFECP15 LFECP20 LFECP33

    LFEC6E-5T144C

    Abstract: PB18A BDQS14 flip flop T Toggle pl25a 5qn208c PB20A LFEC6E-4FN256C PB11B PL18B
    Text: LatticeECP/EC Family Data Sheet DS1000 Version 02.7, February 2008 LatticeECP/EC Family Data Sheet Introduction May 2005 Data Sheet Features − − − − − − • Extensive Density and Package Options • 1.5K to 32.8K LUT4s • 65 to 496 I/Os • Density migration supported


    Original
    PDF DS1000 36x36 18x18 DDR400 LFEC6E-5T144C PB18A BDQS14 flip flop T Toggle pl25a 5qn208c PB20A LFEC6E-4FN256C PB11B PL18B

    Untitled

    Abstract: No abstract text available
    Text: LatticeXP Family Data Sheet Version 01.2, May 2005 LatticeXP Family Data Sheet Introduction May 2005 Advance Data Sheet Features • Programmable sysIO buffer supports wide range of interfaces: − LVCMOS 3.3/2.5/1.8/1.5/1.2 − LVTTL – SSTL 18 Class I


    Original
    PDF HSTL15 TN1052) TN1082)

    LFE2M20E-5FN484C

    Abstract: LFE2-20E-6F484I LFE2M50E-5FN484C LFE2-6E-5TN144I 10Gb CDR LFE2M50E-6FN484C ind cont eq 214 L PB58 226 35K capacitor datasheet CEI 23-50
    Text: LatticeECP2/M Family Data Sheet DS1006 Version 03.3, August 2008 LatticeECP2/M Family Data Sheet Introduction June 2008 Data Sheet DS1006 • Pre-Engineered Source Synchronous I/O Features • DDR registers in I/O cells • Dedicated gearing logic • Source synchronous standards support


    Original
    PDF DS1006 DS1006 200MHz) 266MHz) 1152-fpBGA ECP2M70 ECP2M100. LFE2M35 484/672fpBGA) ECP2-70 LFE2M20E-5FN484C LFE2-20E-6F484I LFE2M50E-5FN484C LFE2-6E-5TN144I 10Gb CDR LFE2M50E-6FN484C ind cont eq 214 L PB58 226 35K capacitor datasheet CEI 23-50

    Untitled

    Abstract: No abstract text available
    Text: LatticeECP2/M Family Data Sheet DS1006 Version 04.0, June 2013 LatticeECP2/M Family Data Sheet Introduction July 2012 Data Sheet DS1006  Pre-Engineered Source Synchronous I/O Features • DDR registers in I/O cells • Dedicated gearing logic • Source synchronous standards support


    Original
    PDF DS1006 DS1006 200MHz) 266MHz)

    PL62A

    Abstract: No abstract text available
    Text: LatticeECP2/M Family Data Sheet DS1006 Version 04.1, September 2013 LatticeECP2/M Family Data Sheet Introduction July 2012 Data Sheet DS1006  Pre-Engineered Source Synchronous I/O Features • DDR registers in I/O cells • Dedicated gearing logic • Source synchronous standards support


    Original
    PDF DS1006 DS1006 200MHz) 266MHz) PL62A

    LC4064ZE

    Abstract: BSDL Files infineon LFXP6C-3FN256I "x-ray machine" K4H560838E LC4064 LC4256ZE LFXP10C-3F256I LFxP3C-3TN144C PCI x1 express PCB dimensions artwork
    Text: LatticeXP Family Handbook HB1001 Version 03.4, September 2010 LatticeXP Family Handbook Table of Contents September 2010 Section I. LatticeXP Family Data Sheet Introduction Features . 1-1


    Original
    PDF HB1001 TN1050 TN1049 TN1082 TN1074 LC4064ZE BSDL Files infineon LFXP6C-3FN256I "x-ray machine" K4H560838E LC4064 LC4256ZE LFXP10C-3F256I LFxP3C-3TN144C PCI x1 express PCB dimensions artwork