74LVT
Abstract: 74LVT20 74LVT20PW
Text: INTEGRATED CIRCUITS 74LVT20 3.3V Dual 4-input NAND gate Product specification IC24 Data Handbook Philips Semiconductors 1996 Aug 28 Philips Semiconductors Product specification 3.3V Dual 4-input NAND gate 74LVT20 QUICK REFERENCE DATA SYMBOL LOGIC DIAGRAM CONDITIONS
|
Original
|
74LVT20
SA00352
74LVT
74LVT20
74LVT20PW
|
PDF
|
DNA SMD MARKING CODE
Abstract: No abstract text available
Text: INTEGRATED CIRCUITS 74LVT20 3.3V Dual 4-input NAND gate Product specification IC24 Data Handbook Philips Semiconductors 1996 Aug 28 Philips Semiconductors Product specification 3.3V Dual 4-input NAND gate 74LVT20 QUICK REFERENCE DATA SYMBOL LOGIC DIAGRAM CONDITIONS
|
Original
|
74LVT20
74LVT20
SA00352
01-Jan-98)
DNA SMD MARKING CODE
|
PDF
|
SOT108-1
Abstract: Philips Semiconductors 74ABT 74ABT20 74ABT20PW
Text: INTEGRATED CIRCUITS 74ABT20 Dual 4-input NAND gate Product specification IC23 Data Handbook Philips Semiconductors 1995 Sep 22 Philips Semiconductors Product specification Dual 4-input NAND gate 74ABT20 QUICK REFERENCE DATA SYMBOL tPLH tPHL LOGIC DIAGRAM CONDITIONS
|
Original
|
74ABT20
SOT108-1
Philips Semiconductors
74ABT
74ABT20
74ABT20PW
|
PDF
|
74ABT
Abstract: 74ABT20 74ABT20PW
Text: Philips Semiconductors Product specification Dual 4-input NAND gate 74ABT20 QUICK REFERENCE DATA SYMBOL tPLH tPHL LOGIC DIAGRAM CONDITIONS Tamb = 25°C; GND = 0V PARAMETER Propagation delay An, Bn, Cn, Dn to Yn TYPICAL A0 B0 CL = 50pF; VCC = 5V tOSLH tOSHL
|
Original
|
74ABT20
SA00352
74ABT
500ns
SH00067
74ABT
74ABT20
74ABT20PW
|
PDF
|
Untitled
Abstract: No abstract text available
Text: Philips Semiconductors Product specification 3.3V Dual 4-input NAND gate 74LVT20 QUICK REFERENCE DATA LOGIC DIAGRAM CONDITIONS T,mb = 25“C; G N D =0V SYMBOL PARAMETER 'P L H Propagation delay An, Bn, Cn, Dn to Yn CL = 50pF; Vcc = 3.3V C IN Input Capacitance
|
OCR Scan
|
74LVT20
SA00350
74LVT
510MHz
500ns
SV00022
|
PDF
|
74LVT20
Abstract: 74LVT20D 74LVT20PW
Text: Philips Semiconductors Product specification 3.3V Dual 4-input NAND gate 74LVT20 QUICK REFERENCE DATA CONDITIONS Tamb = 25°C; GND = OV PARAMETER SYMBOL LOGIC DIAGRAM tPLH tpHL Propagation delay An, Bn, Cn, Dn to Yn CL = 50pF; VCC = 3.3V C|N Input capacitance
|
OCR Scan
|
74LVT20
SA00351
SQT402-1
MO-153
7110fl2b
74LVT20
74LVT20D
74LVT20PW
|
PDF
|
SA00350
Abstract: No abstract text available
Text: Philips Semiconductors Product specification Dual 4-input NAND gate 74ABT20 QUICK REFERENCE DATA SYMBOL PARAMETER *PLH tpHL Propagation delay An, Bn, Cn, Dn to Yn LOGIC DIAGRAM CONDITIONS T.mb = 25”C; GND = OV TYPICAL UNIT AO BO Cl = 50pF; VCC = 5V 2.7 2.2
|
OCR Scan
|
74ABT20
SA00350
SA00353
SA003B1
74ABT
500ns
SA00350
|
PDF
|
Untitled
Abstract: No abstract text available
Text: Philips Semiconductors Product specification Dual 4-input NAND gate 74ABT20 QUICK REFERENCE DATA SYMBOL PARAMETER Propagation delay An, Bn, Cn, Dn to Yn tpLH tpHL LOGIC DIAGRAM CONDITIONS Tamb = 25°C; GND = OV TYPICAL Cl = 50pF; VCC = 5V 5 Ï CO CO «9*9
|
OCR Scan
|
74ABT20
1995S
MO-153
|
PDF
|
74ABT20
Abstract: 74ABT20D 74ABT20N 74ABT20PW TPL 762 JF
Text: Philips Semiconductors Product specification Dual 4-input NAND gate 74ABT20 QUICK REFERENCE DATA LOGIC DIAGRAM CONDITIONS Tamb = 25°C; GND = 0V SYMBOL PARAMETER tpLH tpHL Propagation delay An, Bn, Cn, Dn to Yn tOSLH *OSHL Output to Output skew CiN Input capacitance
|
OCR Scan
|
74ABT20
SA00351
SQT402-1
MO-153
74ABT20
74ABT20D
74ABT20N
74ABT20PW
TPL 762 JF
|
PDF
|