Please enter a valid full or partial manufacturer part number with a minimum of 3 letters or numbers

    SERIAL PERIPHERAL INTERFACE Search Results

    SERIAL PERIPHERAL INTERFACE Result Highlights (5)

    Part ECAD Model Manufacturer Description Download Buy
    TB67S539FTG Toshiba Electronic Devices & Storage Corporation Stepping Motor Driver/Bipolar Type/Vout(V)=40/Iout(A)=2/Clock Interface Visit Toshiba Electronic Devices & Storage Corporation
    TB67S141AFTG Toshiba Electronic Devices & Storage Corporation Stepping Motor Driver/Unipolar Type/Vout(V)=84/Iout(A)=3/Phase Interface Visit Toshiba Electronic Devices & Storage Corporation
    TB67S149AFTG Toshiba Electronic Devices & Storage Corporation Stepping Motor Driver/Unipolar Type/Vout(V)=84/Iout(A)=3/Clock Interface Visit Toshiba Electronic Devices & Storage Corporation
    TB67S549FTG Toshiba Electronic Devices & Storage Corporation Stepping Motor Driver/Bipolar Type/Vout(V)=40/Iout(A)=1.5/Clock Interface Visit Toshiba Electronic Devices & Storage Corporation
    DCL541A01 Toshiba Electronic Devices & Storage Corporation Digital Isolator / VDD=2.25~5.5V / 150Mbps / 4 channel(F:R=3:1) / Default Output Logic: Low / Input disable Visit Toshiba Electronic Devices & Storage Corporation

    SERIAL PERIPHERAL INTERFACE Datasheets (1)

    Part ECAD Model Manufacturer Description Curated Type PDF
    Serial Peripheral Interface (SPI) Atmel 32-bit Embedded ASIC Core Peripheral Original PDF

    SERIAL PERIPHERAL INTERFACE Datasheets Context Search

    Catalog Datasheet MFG & Type PDF Document Tags

    verilog code for slave SPI with FPGA

    Abstract: vhdl spi interface VHDL code for slave SPI with FPGA
    Text: SPI_MS Serial Peripheral Interface Master/Slave Core The Serial Peripheral Interface SPI allows high-speed synchronous serial data transfers between microprocessors, microcontrollers and peripheral devices. The SPI_MS core implements the Serial Peripheral Interface, which can operate either


    Original
    PDF

    verilog code for slave SPI with FPGA

    Abstract: EP1C3T100C8 vhdl spi interface vhdl spi bus VHDL code for slave SPI with FPGA "Serial peripheral interface" vhdl synchronous bus vhdl code for 8 bit shift register verilog code for 64 32 bit register
    Text: SPI_MS Serial Peripheral Interface Master/Slave Altera Core The Serial Peripheral Interface SPI allows high-speed synchronous serial data transfers between microprocessors, microcontrollers and peripheral devices. The SPI_MS core implements the Serial Peripheral Interface, which can operate either


    Original
    PDF

    spi flash controller

    Abstract: 04H0000 simple spi flash "Serial peripheral interface" 0X03H 0X02H
    Text: Designing a Serial Peripheral Interface Application Note by Eric Lin 1. What is a Serial Peripheral Interface SPI ? A serial peripheral interface (SPI) has a simple 4-wire synchronous interface protocol that enables controllers and peripheral devices to intercommunicate.


    Original
    PDF

    nanotron

    Abstract: 802.15.4a Nanotron Technologies NanoNET nanoNET Register spi slave SPI protocol Chirp Spread Spectrum nanoNET SPI DSA001264
    Text: nanoNET Serial Peripheral Interface Specifications Version 1.06 NA-02-0151-0128-1.06 Document Information nanoNET Serial Peripheral Interface Specifications Document Information Document Title: nanoNET Serial Peripheral Interface Specifications Document Version:


    Original
    PDF NA-02-0151-0128-1 nanotron 802.15.4a Nanotron Technologies NanoNET nanoNET Register spi slave SPI protocol Chirp Spread Spectrum nanoNET SPI DSA001264

    mst 718 BE

    Abstract: MST 718 PB10 PB12 PC10 spi In Circuit Serial Programming
    Text: SECTION 7 SERIAL PERIPHERAL INTERFACE DSP56L811 User’s Manual 7-1 Serial Peripheral Interface 7.1 7.2 7.3 7.4 7.5 7.6 7.7 7-2 INTRODUCTION . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7-3 SPI ARCHITECTURE . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7-5


    Original
    PDF DSP56L811 mst 718 BE MST 718 PB10 PB12 PC10 spi In Circuit Serial Programming

    EB275

    Abstract: FC15 M68HC05 M68HC11 DSA003656
    Text: Order this document by EB275/D Motorola Semiconductor Engineering Bulletin EB275 Example Using the Queued Serial Peripheral Interface on Modular MCUs By Sharon Darley Austin, Texas Introduction The QSPI queued serial peripheral interface uses a synchronous serial


    Original
    PDF EB275/D EB275 M68HC11 M68HC05 EB275 FC15 DSA003656

    TN-200

    Abstract: Rabbit 3000 M68HC11 TN200
    Text: TN200 SPI Using the Rabbit Clocked Serial Ports The Serial Peripheral Interface SPI is a four-wire full-duplex synchronous serial data link that is implemented in many microcontrollers and peripheral devices. The SPI was originally developed by Motorola to


    Original
    PDF TN200 M68HC11 TN-200 Rabbit 3000 TN200

    Untitled

    Abstract: No abstract text available
    Text: Freescale Semiconductor Technical Data Document Number: MC33880 Rev. 8.0, 5/2012 Configurable Octal Serial Switch with Serial Peripheral Interface I/O 33880 The 33880 device is an 8-output hardware configurable high side/ low side switch with 8-bit serial input control using the serial peripheral


    Original
    PDF MC33880

    SOICW-32

    Abstract: case style soicw
    Text: Freescale Semiconductor Technical Data Document Number: MC33880 Rev. 8.0, 5/2012 Configurable Octal Serial Switch with Serial Peripheral Interface I/O 33880 The 33880 device is an 8-output hardware configurable high side/ low side switch with 8-bit serial input control using the serial peripheral


    Original
    PDF MC33880 SOICW-32 case style soicw

    25C020

    Abstract: No abstract text available
    Text: 2 Kbit 256 x 8 bit Serial CMOS EEPROMs, Serial Peripheral Interface (SPI) Synchronous Bus SLx 25C020 Preliminary Features • Serial peripheral interface (SPI) compatible, supports SPI Modes 0,0 and 1,1 • Page Protection ModeTM for protecting the EEPROM against unintended data changes


    Original
    PDF 25C020 25C020. 25C020

    Untitled

    Abstract: No abstract text available
    Text: Preliminary Datasheet R1EX25512ASA00I R1EX25512ATA00I Serial Peripheral Interface 512K EEPROM 64-Kword x 8-bit R10DS0044EJ0100 Rev.1.00 Oct.04, 2010 Description R1EX25xxx series is the Serial Peripheral Interface compatible (SPI) EEPROM (Electrically Erasable and


    Original
    PDF R1EX25512ASA00I R1EX25512ATA00I 64-Kword R10DS0044EJ0100 R1EX25xxx 128-byte

    PRSP0008DF-B

    Abstract: R1EX25512ASA00I
    Text: Preliminary Datasheet R1EX25512ASA00I R1EX25512ATA00I Serial Peripheral Interface 512K EEPROM 64-Kword x 8-bit R10DS0044EJ0100 Rev.1.00 Oct.04, 2010 Description R1EX25xxx series is the Serial Peripheral Interface compatible (SPI) EEPROM (Electrically Erasable and


    Original
    PDF R1EX25512ASA00I R1EX25512ATA00I 64-Kword R10DS0044EJ0100 R1EX25xxx 128-byte PRSP0008DF-B R1EX25512ASA00I

    25C080

    Abstract: No abstract text available
    Text: 8 Kbit 1024 x 8 bit Serial CMOS EEPROMs, Serial Peripheral Interface (SPI) Synchronous Bus SLx 25C080 Preliminary Features • Serial peripheral interface (SPI) compatible, supports SPI Modes 0,0 and 1,1 • Page Protection ModeTM for protecting the EEPROM against unintended data changes


    Original
    PDF 25C080 25C080. 32-byte 25C080

    XC5VLX50-FF676

    Abstract: XC4VFX12-FF668-10 xc5vlx50-ff676-1 XC6VLX130TFF1156 XC3S700A VIRTEX-5 DDR2 controller DS570 AT45DB161D M25P16 PLBV46
    Text: XPS Serial Peripheral Interface SPI (v2.01b) DS570 September 16, 2009 Product Specification 0 0 Introduction LogiCORE Facts The XPS Serial Peripheral Interface (SPI) connects to the PLB V4.6 (Processor Local Bus with Xilinx simplifications) and provides a serial interface to SPI


    Original
    PDF DS570 M68HC11 XC5VLX50-FF676 XC4VFX12-FF668-10 xc5vlx50-ff676-1 XC6VLX130TFF1156 XC3S700A VIRTEX-5 DDR2 controller AT45DB161D M25P16 PLBV46

    25c010

    Abstract: No abstract text available
    Text: 1 Kbit 128 x 8 bit Serial CMOS EEPROMs, Serial Peripheral Interface (SPI) Synchronous Bus SLx 25C010 Preliminary Features • Serial peripheral interface (SPI) compatible, supports SPI Modes 0,0 and 1,1 • Page Protection ModeTM for protecting the EEPROM against unintended data changes


    Original
    PDF 25C010 25C010. 25c010

    25c040

    Abstract: Serial Peripheral Interface
    Text: 4 Kbit 512 x 8 bit Serial CMOS EEPROMs, Serial Peripheral Interface (SPI) Synchronous Bus SLx 25C040 Preliminary Features • Serial peripheral interface (SPI) compatible, supports SPI Modes 0,0 and 1,1 • Page Protection ModeTM for protecting the EEPROM against unintended data changes


    Original
    PDF 25C040 25C040. 25c040 Serial Peripheral Interface

    Untitled

    Abstract: No abstract text available
    Text: Preliminary Datasheet R1EX25512ASA00A R1EX25512ATA00A Serial Peripheral Interface 512K EEPROM 64-Kword x 8-bit R10DS0046EJ0200 Rev.2.00 Oct.04, 2010 Description R1EX25xxx series is the Serial Peripheral Interface compatible (SPI) EEPROM (Electrically Erasable and


    Original
    PDF R1EX25512ASA00A R1EX25512ATA00A 64-Kword R10DS0046EJ0200 R1EX25xxx 128-byte R9044

    R1EX25512ASA00A

    Abstract: PRSP0008DF-B R1EX25512ATA00A
    Text: Preliminary Datasheet R1EX25512ASA00A R1EX25512ATA00A Serial Peripheral Interface 512K EEPROM 64-Kword x 8-bit R10DS0046EJ0200 Rev.2.00 Oct.04, 2010 Description R1EX25xxx series is the Serial Peripheral Interface compatible (SPI) EEPROM (Electrically Erasable and


    Original
    PDF R1EX25512ASA00A R1EX25512ATA00A 64-Kword R10DS0046EJ0200 R1EX25xxx 128-byte Re9044 R1EX25512ASA00A PRSP0008DF-B R1EX25512ATA00A

    515S

    Abstract: siemens sm2
    Text: On-Chip Peripheral Components 7.2 Serial Interfaces The serial port of the SAB 80 C 515S enables communication between microcontrollers or between the microcontroller and peripheral devices. The serial port is full-duplex, meaning it can transmit and receive simultaneously. It is also receive


    Original
    PDF

    xc6vlx130t-ff1156

    Abstract: XILINX ipic axi
    Text: LogiCORE IP AXI Serial Peripheral Interface AXI SPI (v1.02.a) DS742 January 18, 2012 Product Specification Introduction LogiCORE IP Facts The AXI Serial Peripheral Interface (SPI) connects to the Advanced eXtensible Interface (AXI4). This core provides a serial interface to SPI devices such as SPI


    Original
    PDF DS742 M68HC11 32-bit xc6vlx130t-ff1156 XILINX ipic axi

    crystal diode

    Abstract: AN2847 AN2864 MCF5235 MPC5500 MPC5554 MPC5554 GPIO
    Text: Freescale Semiconductor Application Note AN2847 Rev. 0, 10/2004 Using the Serial Peripheral Interface SPI eTPU Function by: Jenifer Scott & Geoff Emerson Freescale 32-Bit Embedded Controller Division This eTPU Serial Peripheral Interface (SPI) application


    Original
    PDF AN2847 32-Bit MPC5554 MCF5235 AN2864, crystal diode AN2847 AN2864 MPC5500 MPC5554 GPIO

    M68HC05

    Abstract: M68HC11 MC68332 MC68341
    Text: SECTION 9 QUEUED SERIAL PERIPHERAL MODULE The queued serial peripheral module QSPM provides a queued serial peripheral interface (QSPI). The QSPI is a full-duplex, synchronous serial interface for communicating with peripherals or microprocessors. It is enhanced by the addition of a


    OCR Scan
    PDF MC68341 M68HC05 M68HC11 MC68332

    Untitled

    Abstract: No abstract text available
    Text: 8x930HjrUNIVERSAL SERIAL BUS PERIPHERAL CONTROLLER 1.0 ABOUT THIS DOCUMENT 1.2 This data sheet contains advance information about Intel’s 8*930Hjr Universal Serial Bus hub peripheral controller, based on the MCS 251 peripheral controller, which includes a functional overview,


    OCR Scan
    PDF 8x930HjrUNIVERSAL 930Hjr 8x930Ax, 8x930Hx 8S30H* 930HF/HG X930H 8a930Hjt 8x930Hxâ

    Untitled

    Abstract: No abstract text available
    Text: 8a930H*UNIVERSAL SERIAL BUS PERIPHERAL CONTROLLER 1.0 ABOUT THIS DOCUMENT 1.2 This data sheet contains advance information about Intel’s 8^930Hx Universal Serial Bus peripheral controller, based on the MCS 251 peripheral controller, which includes a functional overview,


    OCR Scan
    PDF 8a930H 930Hx 8x930Ax, 8x930H 930Hjr 64-pin 4fl2bl75