SHIFT-ADD ALGORITHMS FPGA Search Results
SHIFT-ADD ALGORITHMS FPGA Result Highlights (5)
Part | ECAD Model | Manufacturer | Description | Download | Buy |
---|---|---|---|---|---|
74HC595D |
![]() |
CMOS Logic IC, 8-bit Shift Register, SOIC16, -40 to 125 degC |
![]() |
||
7UL1T04NX |
![]() |
One-Gate Logic(L-MOS), Inverter with Level Shifting, XSON6, -40 to 125 degC |
![]() |
||
7UL2T125FK |
![]() |
One-Gate Logic(L-MOS), Buffer with Level Shifting, SOT-765 (US8), 2 in 1, -40 to 125 degC |
![]() |
||
7UL2T126FK |
![]() |
One-Gate Logic(L-MOS), Buffer with Level Shifting, SOT-765 (US8), 2 in 1, -40 to 125 degC |
![]() |
||
7UL1T125FS |
![]() |
One-Gate Logic(L-MOS), Buffer with Level Shifting, SOT-953 (fSV), -40 to 125 degC |
![]() |
SHIFT-ADD ALGORITHMS FPGA Datasheets Context Search
Catalog Datasheet | Type | Document Tags | |
---|---|---|---|
verilog code for fir filter using DA
Abstract: implementation of 16-tap fir filter using fpga xilinx code for 8-bit serial adder 4 tap fir filter based on mac vhdl code 16-Tap, 8-Bit FIR Filter Application Guide," Xilinx Publications, design of FIR filter using vhdl abstract vhdl code for distributed arithmetic using systolic arrays 3 tap fir filter based on mac vhdl code verilog code for distributed arithmetic vhdl code for 8-bit serial adder
|
Original |
16-Tap JAN95. XC6200 verilog code for fir filter using DA implementation of 16-tap fir filter using fpga xilinx code for 8-bit serial adder 4 tap fir filter based on mac vhdl code 16-Tap, 8-Bit FIR Filter Application Guide," Xilinx Publications, design of FIR filter using vhdl abstract vhdl code for distributed arithmetic using systolic arrays 3 tap fir filter based on mac vhdl code verilog code for distributed arithmetic vhdl code for 8-bit serial adder | |
multiplier accumulator MAC code VHDL algorithm
Abstract: verilog code pipeline square root multiplier accumulator MAC code VHDL addition accumulator MAC code verilog dct verilog code FSM VHDL design of FIR filter using lut multiplier vhdl a multiplier accumulator MAC code verilog verilog code for fir filter multiplier accumulator MAC 4 BITS using code VHDL
|
Original |
||
types of multipliers
Abstract: OP-AR MICRO CK 728 4bit multipliers
|
Original |
AP97-008FPGA AP94-035FPGA) types of multipliers OP-AR MICRO CK 728 4bit multipliers | |
XILINX XC2000
Abstract: XC2000 XC3000A XC3100A XC4000E XC4000EX XC5200 XC7300 XC8100 XC9500
|
Original |
XC4000E XC4000E 55MHz, XILINX XC2000 XC2000 XC3000A XC3100A XC4000EX XC5200 XC7300 XC8100 XC9500 | |
verilog code for distributed arithmetic
Abstract: verilog code for fir filter using DA vhdl code for FFT based on distributed arithmetic 8 bit Array multiplier code in VERILOG verilog code for fir filter using MAC digital FIR Filter verilog code vhdl code for dFT 32 point vhdl code for FFT 32 point CORDIC system generator xilinx verilog code for correlator
|
Original |
||
x24103030600
Abstract: XAPP241 XCV405E XCV812E XVC405E
|
Original |
XAPP241 x24103030600 XAPP241 XCV405E XCV812E XVC405E | |
XAPP241
Abstract: virtex 6 fpga based image processing Parallel FIR Filter x24103030600 implementation of data convolution algorithms digital FIR Filter using multiplier X241 XCV405E XCV812E XVC405E
|
Original |
XAPP241 XAPP241 virtex 6 fpga based image processing Parallel FIR Filter x24103030600 implementation of data convolution algorithms digital FIR Filter using multiplier X241 XCV405E XCV812E XVC405E | |
asics
Abstract: BCH codes
|
Original |
||
DSP48
Abstract: digital FIR Filter verilog code in hearing aid UG073 transposed fir Filter VHDL code VHDL code for polyphase decimation filter digital FIR Filter verilog code digital FIR Filter VHDL code 3 tap fir filter based on mac vhdl code verilog code for barrel shifter MULT18X18_PARALLEL.v
|
Original |
UG073 DSP48 digital FIR Filter verilog code in hearing aid UG073 transposed fir Filter VHDL code VHDL code for polyphase decimation filter digital FIR Filter verilog code digital FIR Filter VHDL code 3 tap fir filter based on mac vhdl code verilog code for barrel shifter MULT18X18_PARALLEL.v | |
Transistor Substitution Data Book 1993
Abstract: introduction to vlsi CS9222 XD1000 AMD64 EP2S180 WP-01035-1 require-40
|
Original |
platform--XD1000--is XD1000 Transistor Substitution Data Book 1993 introduction to vlsi CS9222 AMD64 EP2S180 WP-01035-1 require-40 | |
SPARTAN-6 GTP
Abstract: Spartan-6 PCB design guide Digital filter design for SPARTAN 6 FPGA digital FIR Filter VHDL code DSP48A1 electrocardiogram vhdl code for 4 bit barrel shifter SPARTAN 6 Configuration ug389 verilog code for barrel shifter
|
Original |
DSP48A1 UG389 SPARTAN-6 GTP Spartan-6 PCB design guide Digital filter design for SPARTAN 6 FPGA digital FIR Filter VHDL code electrocardiogram vhdl code for 4 bit barrel shifter SPARTAN 6 Configuration ug389 verilog code for barrel shifter | |
XAPP569
Abstract: CIC interpolation Filter FIR FILTER implementation xilinx xilinx FPGA implementation of IIR Filter circuit diagram full subtractor implementation us KT 8593 UMTS baseband xilinx FPGA IIR Filter chip-rate spread spectrum interpolation CIC Filter
|
Original |
CDMA2000 XAPP569 XAPP569 CIC interpolation Filter FIR FILTER implementation xilinx xilinx FPGA implementation of IIR Filter circuit diagram full subtractor implementation us KT 8593 UMTS baseband xilinx FPGA IIR Filter chip-rate spread spectrum interpolation CIC Filter | |
AN391
Abstract: No abstract text available
|
Original |
ED51005-1 AN391 | |
DSP48A1
Abstract: DSP48A1 UG389 UG389 XC6SL DSP48A1 post adder XC6SLX150T verilog code for barrel shifter 8 bit carry select adder verilog code verilog code for 16 bit carry select adder systolic multiplier and adder vhdl code
|
Original |
DSP48A1 UG389 DSP48A1 UG389 UG389 XC6SL DSP48A1 post adder XC6SLX150T verilog code for barrel shifter 8 bit carry select adder verilog code verilog code for 16 bit carry select adder systolic multiplier and adder vhdl code | |
|
|||
2-bit half adder
Abstract: FPGA based implementation of fixed point IIR Filter XC4025 xilinx FPGA implementation of IIR Filter digital FIR Filter using distributed arithmetic
|
Original |
||
fpga TFT altera
Abstract: Cyclone TFT interface of TFT lcd with microcontroller car navigation system alpha blending bt.656 parallel to RGB bt.656 parallel to serial conversion vga VGA VIDEO CONTROLLER SPI to vga lcd driver
|
Original |
||
4 BIT ALU design with vhdl code using structural
Abstract: 8 BIT ALU design with vhdl code using structural arm piccolo 16 BIT ALU design structural 8 bit alu instruction in vhdl verilog code for 32 BIT ALU implementation vhdl code for speech recognition vhdl code for 8 bit barrel shifter vhdl code for alu low power vhdl code for FFT 32 point
|
Original |
P1500, 4 BIT ALU design with vhdl code using structural 8 BIT ALU design with vhdl code using structural arm piccolo 16 BIT ALU design structural 8 bit alu instruction in vhdl verilog code for 32 BIT ALU implementation vhdl code for speech recognition vhdl code for 8 bit barrel shifter vhdl code for alu low power vhdl code for FFT 32 point | |
tianma 45pin
Abstract: Tianma i2c
|
Original |
MT9D112 1600x1200 10-biators ADG3308 60kOhm) KMTG1603-1 KMTG16031 /ProductItem/tabid/186/rtab/187/Default tianma 45pin Tianma i2c | |
CS2112
Abstract: verilog code 16 bit processor verilog code for barrel shifter and efficient add verilog code for 16 bit barrel shifter verilog code 16 bit LFSR chameleon chip Chameleon Systems verilog code for 64 bit barrel shifter CS2103 verilog ARC processor
|
Original |
CS2000 32-bit 16x24-bit 16-bit 64-bit CS2000 CS2112 verilog code 16 bit processor verilog code for barrel shifter and efficient add verilog code for 16 bit barrel shifter verilog code 16 bit LFSR chameleon chip Chameleon Systems verilog code for 64 bit barrel shifter CS2103 verilog ARC processor | |
saf7730
Abstract: Philips SAF7730 TMS320DM310 saf77 full 18*16 barrel shifter design ADSP-215xx saf7730 audio TMS320DSC25 compare adsp 21xx with conventional processor compression pcm matlab
|
Original |
1-800-477-8924-x4500 saf7730 Philips SAF7730 TMS320DM310 saf77 full 18*16 barrel shifter design ADSP-215xx saf7730 audio TMS320DSC25 compare adsp 21xx with conventional processor compression pcm matlab | |
CS2112
Abstract: verilog code for 64 bit barrel shifter verilog code for barrel shifter and efficient add verilog code 16 bit processor verilog code for 16 bit barrel shifter verilog code for barrel shifter ARC processor Datasheet of CS2112 Reconfigurable Communications verilog code 16 bit LFSR CS2000
|
Original |
CS2000 32-bit 16x24-bit 16-bit 64-bit CS2000 CS2112 verilog code for 64 bit barrel shifter verilog code for barrel shifter and efficient add verilog code 16 bit processor verilog code for 16 bit barrel shifter verilog code for barrel shifter ARC processor Datasheet of CS2112 Reconfigurable Communications verilog code 16 bit LFSR | |
scramble codes matlab
Abstract: VD32041 ALU with SystemC scramble matlab HSPA matlab code mbms matlab code Ericsson LTE 4G HSDPA LTE WIMAX Ericsson 3G or LTE Module Ericsson Base Station
|
Original |
VD32041 32-bit BRSTNDSP1208 scramble codes matlab ALU with SystemC scramble matlab HSPA matlab code mbms matlab code Ericsson LTE 4G HSDPA LTE WIMAX Ericsson 3G or LTE Module Ericsson Base Station | |
ADSP-215xx
Abstract: TMS320DA250 addressing modes of adsp 21xx processors vhdl code for systolic iir filter TMS320DRE200 tms320f2812 addressing modes adsp215xx TMS320C4X ARCHITECTURE, ADDRESSING MODES TMS320DSC21 verilog code for speech recognition
|
Original |
32-bit, 24-bit, 16-bit, LMS24 LMS16 ADSP-215xx TMS320DA250 addressing modes of adsp 21xx processors vhdl code for systolic iir filter TMS320DRE200 tms320f2812 addressing modes adsp215xx TMS320C4X ARCHITECTURE, ADDRESSING MODES TMS320DSC21 verilog code for speech recognition | |
DSP48A
Abstract: verilog code for barrel shifter delay balancing in wave pipeline vhdl code for complex multiplication and addition verilog code for barrel shifter and efficient add DSP48 8 bit carry select adder verilog code with UG073 X0Y24 FIR Filter verilog code
|
Original |
DSP48A UG431 DSP48A verilog code for barrel shifter delay balancing in wave pipeline vhdl code for complex multiplication and addition verilog code for barrel shifter and efficient add DSP48 8 bit carry select adder verilog code with UG073 X0Y24 FIR Filter verilog code |