89H48H12G3
Abstract: TSI350A
Text: Comprehensive Portfolio from the Leader in PCI Express Solutions Integrated DeviceTechnology ANALOG AND RF | INTERFACE AND CONNECTIVITY PCI Express Timing Solutions Highly Integrated Clocks for PCIe-based Systems The IDT PCI Express timing products meet or
|
Original
|
PDF
|
100MHz
REVD0813
89H48H12G3
TSI350A
|
socket am3 pinout
Abstract: socket AM2 pinout AM2 pinout Socket F am2 socket pin diagram am3 socket pinout am3 socket pin diagram am2 socket pinout socket AM3 pinout diagram PCIe cable pinout LX5511
Text: Broaddown4 User Manual Issue – 2.00 draft Enterpoint Ltd. - Broaddown4 Manual – Issue 2.00 11/04/2007 Kit Contents You should receive the following items with you Broaddown4 development kit: 1 - Broaddown4 Board 2 - Programming Cable Prog2 Figure 1 - Broaddown4 Board
|
Original
|
PDF
|
|
C3202
Abstract: C32025 TMS320C25 test bench for 16 bit shifter C32025TX
Text: Control Unit o 16-bit instruction decoding o Repeat instructions for effi- C32025 Digital Signal Processor Core cient use of program space and enhanced execution Central Arithmetic-Logic Unit o 16-bit parallel shifter; 32-bit arithmetic and logical operations
|
Original
|
PDF
|
16-bit
C32025
32-bit
C32025
TMS320C25
C3202
test bench for 16 bit shifter
C32025TX
|
Untitled
Abstract: No abstract text available
Text: Spartan-6 FPGA Clocking Resources User Guide UG382 v1.8 June 20, 2013 Notice of Disclaimer The information disclosed to you hereunder (the “Materials”) is provided solely for the selection and use of Xilinx products. To the maximum extent permitted by applicable law: (1) Materials are made available "AS IS" and with all faults, Xilinx hereby DISCLAIMS ALL
|
Original
|
PDF
|
UG382
|
XAPP1014
Abstract: smpte 424m to smpte 274m 3G-SDI serializer XAPP224 DATA RECOVERY 425M SMPTE-305M PCIe BT.656 ML571 vhdl code for multiplexing Tables in dvb-t SONY service manual circuits
Text: Audio/Video Connectivity Solutions for Virtex-5 FPGAs Reference Designs for the Broadcast Industry: Volume 2 XAPP1014 v1.2 November 9, 2009 Xilinx is disclosing this user guide, manual, release note, and/or specification (the "Documentation") to you solely for use in the development
|
Original
|
PDF
|
XAPP1014
XAPP1014
smpte 424m to smpte 274m
3G-SDI serializer
XAPP224 DATA RECOVERY
425M
SMPTE-305M
PCIe BT.656
ML571
vhdl code for multiplexing Tables in dvb-t
SONY service manual circuits
|
verilog code for implementation of des
Abstract: 3S1200E-4 verilog code for des
Text: FIPS 46-3 Standard Compliant DES Data Encryption Standard Core Encryption/Decryption performed in 16 cycles ECB mode 56 bits of security For use in FPGA or ASIC designs Verilog IP Core Non Pipelined version Small gate count The DES core implements the Data Encryption Standard (DES) documented in the U.S.
|
Original
|
PDF
|
0x0123456789abcdef
0x4e6f772069732074
0x68652074696d6520
0x666f7220616c6c20
0x3fa40e8a984d4815
0x6a271787ab8883f9
0x893d51ec4b563b53
verilog code for implementation of des
3S1200E-4
verilog code for des
|
6SLX25-2
Abstract: 3s1000-5 SPARTAN-6 image processing 3S100 DSP48A DSP48E 6SLX25 "motion jpeg" dcm verilog code
Text: Baseline ISO/IEC 10918-1 JPEG Compliance Programmable Huffman Tables two DC, two AC and JPEG-D Programmable quantization tables (four) Baseline JPEG Decoder Core Up to four color components (optionally extendable to 255 components) Supports all possible scan configurations and all JPEG formats
|
Original
|
PDF
|
1920x1152,
6SLX25-2
3s1000-5
SPARTAN-6 image processing
3S100
DSP48A
DSP48E
6SLX25
"motion jpeg"
dcm verilog code
|
verilog code for slave SPI with FPGA
Abstract: XC3S50 XC2V80
Text: Run-time programmable master or slave mode operation SPI_MS Serial Peripheral Interface Master/Slave Xilinx Core High bit rates Bit rates generated in Master mode: ÷2, ÷4, ÷8, ÷10, ÷12, …, ÷512 of the system clock Bit rates supported in slave mode: fSCK ≤ fSYSCLK ÷4
|
Original
|
PDF
|
64x18
XC3S50-5
XC3S100E-5
XC2V80-6
XC4VLX15-12
XC5VLX30-3
verilog code for slave SPI with FPGA
XC3S50
XC2V80
|
RAMB36E1
Abstract: RAMB16s spartan6 lx25 LX15-12 deinterlace RAM18E1 bob deinterlacer cpu 226 deinterlacer BT.656
Text: VDINT Basic BT.656 Video Deinterlacer IP Core This deinterlacer IP core converts a standard interlaced video stream to progressive video format for further processing or display. Extremely efficient, the deinterlacer core requires little area and transforms the video with practically no delay.
|
Original
|
PDF
|
480i/576i,
RAMB36E1
RAMB16s
spartan6 lx25
LX15-12
deinterlace
RAM18E1
bob deinterlacer
cpu 226
deinterlacer
BT.656
|
philips RC5 protocol
Abstract: rc5 protocol Manchester CODING DECODING FPGA philips RC5 decoder RC5 IR home theater IR remote control circuit diagram virtex 2 pro manchester encoder xilinx RC5 encoder RC5 philips
Text: 5-bit address and 6-bit command length IR-RC5-E and -D Bi-phase coding also known as Manchester coding Infrared Encoder and Decoder Cores Carrier frequency of 36 kHz as per the RC5 standard Fully synchronous design Encoder Features This pair of cores implements an Encoder and a Decoder for Consumer IR (CIR) infrared remote control signals using the popular RC5 IR protocol, originally developed by
|
Original
|
PDF
|
|
6SLX150-2
Abstract: verilog code for dma controller synchronous fifo design in verilog interrupt controller verilog code 6SLX150 6VCX240-2 verilog hdl code for programmable peripheral interface
Text: Full compliance with the USB 2.0 specification USBHS-DEV High Speed USB Device Controller Core The USBHS-DEV core implements a complete high/full-speed 480/12 Mbps peripheral controller that interfaces to a UTMI USB port transceiver on one side and to a system’s
|
Original
|
PDF
|
|
4VFX12-12
Abstract: No abstract text available
Text: Complies with the USB 2.0 specification USBHS-HUB USB Hi-Speed Embedded Hub Controller Core The USBHS-HUB core implements a hi-speed configurable USB Hub controller that can serve as an interface between a USB host and multiple USB peripheral devices, each
|
Original
|
PDF
|
|
verilog coding using instantiations
Abstract: DS512 XAPP917
Text: w Application Note: Migration Guide R Block Memory Generator Migration Guide XAPP917 v5.0 September 16, 2009 Summary This document provides step-by-step instructions for migrating designs containing instances of either the legacy memory cores (Dual Port Block Memory and Single Port Block Memory cores)
|
Original
|
PDF
|
XAPP917
verilog coding using instantiations
DS512
XAPP917
|
NEC protocol
Abstract: NEC IR virtex 2 pro NEC protocol datasheet home theater IR remote control circuit diagram circuit diagram for simple IR receiver IR LED and photodiode pair Virtex4 XC4VFX60 Spartan 3E IR MODULE 3-8 decoder circuit diagram
Text: 8-bit address and 8-bit command length IR-NEC-E and -D Carrier frequency of 38 kHz as per the NEC standard Infrared Encoder and Decoder Cores Pulse distance modulation This pair of cores implements an Encoder and a Decoder for Consumer IR CIR infrared remote control signals using the popular NEC IR protocol. The cores are available
|
Original
|
PDF
|
|
|
Untitled
Abstract: No abstract text available
Text: 7 Series FPGAs Clocking Resources User Guide UG472 v1.8 August 7, 2013 The information disclosed to you hereunder (the “Materials”) is provided solely for the selection and use of Xilinx products. To the maximum extent permitted by applicable law: (1) Materials are made available "AS IS" and with all faults, Xilinx hereby DISCLAIMS ALL
|
Original
|
PDF
|
UG472
5x36K
DSP48
XC7A200T
|
UG628
Abstract: No abstract text available
Text: Spartan-6 FPGA Configuration User Guide UG380 v2.5 January 23, 2013 Notice of Disclaimer The information disclosed to you hereunder (the “Materials”) is provided solely for the selection and use of Xilinx products. To the maximum extent permitted by applicable law: (1) Materials are made available "AS IS" and with all faults, Xilinx hereby DISCLAIMS ALL
|
Original
|
PDF
|
UG380
UG628
|
ET1100-0000
Abstract: ET9200 ET1100 ET1200 STR W 5453 A REGULATOR et1100 design guide FB1111-0142 ET1200-0000 FB1111-0142 spi sample code BGA128
Text: BECKHOFF New Automation Technology EtherCAT | Development Products EtherCAT – Ultra high-speed for automation Highlights – – – Ethernet up to the terminal – complete continuity Ethernet process interface scalable from 1 bit to 64 kbyte first true Ethernet solution for the field level
|
Original
|
PDF
|
DK3272-0408
ET1100-0000
ET9200
ET1100
ET1200
STR W 5453 A REGULATOR
et1100 design guide
FB1111-0142
ET1200-0000
FB1111-0142 spi sample code
BGA128
|
RAMB16WER
Abstract: blk_mem_gen DS512 XAPP917 vhdl coding for pipeline
Text: Application Note: Migration Guide Block Memory Generator Migration Guide XAPP917 v6.0 April 19, 2010 Summary This document provides step-by-step instructions for migrating designs containing instances of either the legacy memory cores (Dual Port Block Memory and Single Port Block Memory cores)
|
Original
|
PDF
|
XAPP917
RAMB16WER
blk_mem_gen
DS512
XAPP917
vhdl coding for pipeline
|
DSP48
Abstract: DSP48A DSP48E DSP48E1 PPC405 PPC440 UG112 iodelay UG440 LX240T
Text: XPower Estimator User Guide [Guide Subtitle] [optional] UG440 v4.0 May 3, 2010 [optional] Xilinx is disclosing this user guide, manual, release note, and/or specification (the "Documentation") to you solely for use in the development of designs to operate with Xilinx hardware devices. You may not reproduce, distribute, republish, download, display, post, or transmit the
|
Original
|
PDF
|
UG440
DSP48
DSP48A
DSP48E
DSP48E1
PPC405
PPC440
UG112
iodelay
UG440
LX240T
|
XQ5VLX110
Abstract: XQ5VLX330T SX95T DS714 XQ5VFX130T ROCKETIO VIRTEX-5 LX110 UG190 UG191 UG195
Text: 74 Virtex-5Q FPGA Data Sheet: DC and Switching Characteristics DS714 v2.0 December 17, 2009 Product Specification Virtex-5Q FPGA Electrical Characteristics Virtex -5Q FPGAs are available in -2 and -1 speed grades, with -2 having the highest performance. Virtex-5Q FPGA
|
Original
|
PDF
|
DS714
DS174,
UG190,
UG191,
UG192,
UG193,
UG194,
UG195,
UG196,
XQ5VLX110
XQ5VLX330T
SX95T
DS714
XQ5VFX130T
ROCKETIO
VIRTEX-5 LX110
UG190
UG191
UG195
|
asynchronous fifo vhdl
Abstract: vhdl code for asynchronous fifo synchronous fifo fifo vhdl FIFO Generator User Guide fifo generator xilinx datasheet spartan synchronous fifo design in verilog DESIGN AND IMPLEMENTATION OF SYNCHRONOUS FIFO semiconductors replacement guide XAPP992
Text: Application Note: Migration Guide R FIFO Generator Migration Guide XAPP992 v4.5 June 24, 2009 Summary The FIFO Generator Migration Guide provides step-by-step instructions for migrating existing designs containing instances of either legacy FIFO cores (Synchronous FIFO v5.x and
|
Original
|
PDF
|
XAPP992
asynchronous fifo vhdl
vhdl code for asynchronous fifo
synchronous fifo
fifo vhdl
FIFO Generator User Guide
fifo generator xilinx datasheet spartan
synchronous fifo design in verilog
DESIGN AND IMPLEMENTATION OF SYNCHRONOUS FIFO
semiconductors replacement guide
XAPP992
|
CORDIC v4.0
Abstract: FIX16 CORDIC in xilinx CORDIC SPARTAN-3E IC BA 3812 DATASHEET CORDIC system generator xilinx cordic design for fixed angle rotation cordic design for fixed angle of rotation cordic algorithm in matlab
Text: CORDIC v4.0 DS249 April 24, 2009 Product Specification • Introduction The Xilinx LogiCORE IP CORDIC core implements a generalized coordinate rotational digital computer CORDIC algorithm. For use with Xilinx CORE Generator™ and Xilinx System Generator™ v11.1 or later.
|
Original
|
PDF
|
DS249
CORDIC v4.0
FIX16
CORDIC in xilinx
CORDIC
SPARTAN-3E
IC BA 3812 DATASHEET
CORDIC system generator xilinx
cordic design for fixed angle rotation
cordic design for fixed angle of rotation
cordic algorithm in matlab
|
Tianma TM162VBA6
Abstract: TM162VBA6 88E1111 Marvell PHY 88E1111 alaska hard disk SATA pcb schematic ML507 JS28F256P30T95 tianma lcd graphic display HFJ11-1G01E AD1981 Codec
Text: ML505/ML506/ML507 ML505/ML506/M L507 Evaluation Evaluation Platform Platform User Guide [optional] UG347 v3.1 November 10, 2008 [optional] R R Xilinx is disclosing this user guide, manual, release note, and/or specification (the "Documentation") to you solely for use in the development
|
Original
|
PDF
|
ML505/ML506/ML507
ML505/ML506/M
UG347
UG203,
UG112,
UG195,
ML505/ML506/ML507
UG029,
UG213,
Tianma TM162VBA6
TM162VBA6
88E1111
Marvell PHY 88E1111 alaska
hard disk SATA pcb schematic
ML507
JS28F256P30T95
tianma lcd graphic display
HFJ11-1G01E
AD1981 Codec
|
SPARTAN-3e microblaze
Abstract: DS452 vhdl code for bram lmb bus timing
Text: LMB BRAM Interface Controller v2.10b DS452 April 24, 2009 Product Specification Introduction LogiCORE Facts This document provides the design specification for the Local Memory Bus (LMB) Block RAM (BRAM) Interface Controller. The LMB BRAM Interface Controller connects to an
|
Original
|
PDF
|
DS452
SPARTAN-3e microblaze
vhdl code for bram
lmb bus timing
|