Please enter a valid full or partial manufacturer part number with a minimum of 3 letters or numbers

    VIRTEX5 GTP Search Results

    VIRTEX5 GTP Datasheets Context Search

    Catalog Datasheet MFG & Type Document Tags PDF

    UG196

    Abstract: virtex 5 fpga ethernet to pc virtex ucf file 6 ds590 OC48 ug196 1.2 Virtex-5 FPGA Virtex-5 LXT Ethernet XILINX PCIE Virtex - II Family FPGA
    Text: Virtex-5 FPGA RocketIO GTP Transceiver Wizard v1.10 DS590 June 24, 2009 Product Specification LogiCORE IP Facts Introduction Core Specifics The LogiCORE IP RocketIO™ GTP Wizard automates the task of creating HDL wrappers 1 to configure the high-speed serial GTP transceivers in the


    Original
    DS590 UG196 virtex 5 fpga ethernet to pc virtex ucf file 6 OC48 ug196 1.2 Virtex-5 FPGA Virtex-5 LXT Ethernet XILINX PCIE Virtex - II Family FPGA PDF

    Virtex-5

    Abstract: UG196 virtex ucf file 6 Virtex-5 LXT Ethernet verilog code for fibre channel verilog SATA DS590 virtex5 rocketio UG188 vhdl rocketio transceiver
    Text: Virtex-5 GTP Transceiver Wizard v1.7 DS590 v1.5 October 10, 2007 Product Specification Introduction LogiCORE Facts The LogiCORE GTP Wizard automates the task of creating HDL wrappers to configure the high-speed serial GTP transceivers in Virtex™-5 LXT and SXT


    Original
    DS590 UG188: UG196: Virtex-5 UG196 virtex ucf file 6 Virtex-5 LXT Ethernet verilog code for fibre channel verilog SATA DS590 virtex5 rocketio UG188 vhdl rocketio transceiver PDF

    ug196

    Abstract: johnson tiles GTX tile oversampling recovered clock XC5VLX30T-FF323 aurora GTX ROSENBERGER XC5VSX50TFF665 2F-15 UCF virtex-4 BLM15HB221SN1
    Text: Virtex-5 FPGA RocketIO GTP Transceiver User Guide UG196 v2.0 June 10, 2009 Xilinx is disclosing this user guide, manual, release note, and/or specification (the "Documentation") to you solely for use in the development of designs to operate with Xilinx hardware devices. You may not reproduce, distribute, republish, download, display, post, or transmit the


    Original
    UG196 ug196 johnson tiles GTX tile oversampling recovered clock XC5VLX30T-FF323 aurora GTX ROSENBERGER XC5VSX50TFF665 2F-15 UCF virtex-4 BLM15HB221SN1 PDF

    UG196

    Abstract: MP21608S221A xc5vlx30t-ff323 XC5VLX155T-FF1738 XC5VSX50TFF665 direct sequence spread spectrum virtex-5 FERRITE-220 FF1136 XC5VLX30T-FF665 XC5VLX110T-FF1738
    Text: Virtex-5 FPGA RocketIO GTP Transceiver User Guide UG196 v2.1 December 3, 2009 Xilinx is disclosing this user guide, manual, release note, and/or specification (the "Documentation") to you solely for use in the development of designs to operate with Xilinx hardware devices. You may not reproduce, distribute, republish, download, display, post, or transmit the


    Original
    UG196 time16 UG196 MP21608S221A xc5vlx30t-ff323 XC5VLX155T-FF1738 XC5VSX50TFF665 direct sequence spread spectrum virtex-5 FERRITE-220 FF1136 XC5VLX30T-FF665 XC5VLX110T-FF1738 PDF

    AMI encoding

    Abstract: 3p75G ami 98 UG196
    Text: Virtex-5 FPGA RocketIO GTP Transceiver IBIS-AMI Signal Integrity Simulation Kit User Guide for SiSoft Quantum Channel Designer UG587 v1.0 March 2, 2010 Xilinx is disclosing this user guide, manual, release note, and/or specification (the "Documentation") to you solely for use in the development


    Original
    UG587 AMI encoding 3p75G ami 98 UG196 PDF

    16 Character x 2 Line LCD

    Abstract: XC5VLX50T-FF665 HW-V5-ML507-UNI-G XC5VLX50FFG676 HW-AFX-FF1136FXT-500-G FF1136 HW-V5-ML510-G ML506 JTAG ML403 XC4VFX60 VIRTEX4 DEVELOPMENT BOARD
    Text: Virtex-5 FPGA ML501 Virtex-5 FPGA ML505 Virtex-5 FPGA ML506 Purpose: General purpose FPGA development board Board Part Number: HW-V5-ML501-UNI-G Device Supported: XC5VLX50FFG676 Price: $995 Purpose: General purpose FPGA and RocketIO GTP Development Platform.


    Original
    ML501 ML505 ML506 HW-V5-ML501-UNI-G XC5VLX50FFG676 HW-V5-ML505-UNI-G XC5VLX50TFF1136 HW-V5-ML506-UNI-G XC5VSX50TFF1136 ML505 16 Character x 2 Line LCD XC5VLX50T-FF665 HW-V5-ML507-UNI-G XC5VLX50FFG676 HW-AFX-FF1136FXT-500-G FF1136 HW-V5-ML510-G ML506 JTAG ML403 XC4VFX60 VIRTEX4 DEVELOPMENT BOARD PDF

    RRUS 01

    Abstract: free source code for cdma transceiver using vhdl vhdl code for demultiplexer 16 to 1 using 4 to 1 BBU RRU vhdl code for multiplexer 8 to 1 using 2 to 1 lte RF Transceiver DS612 obsai RRUS VIRTEX-5
    Text: OBSAI v2.1 DS612 June 27, 2008 Product Specification Introduction LogiCORE IP Facts The LogiCORE IP OBSAI core implements an OBSAI RP3 interface supporting RP3-01 at 768 Mbps, 1.5 Gbps, and 3 Gpbs using RocketIO™ GTP or GTX transceivers available for Virtex -5 FPGAs. The OBSAI core can be


    Original
    DS612 RP3-01 RRUS 01 free source code for cdma transceiver using vhdl vhdl code for demultiplexer 16 to 1 using 4 to 1 BBU RRU vhdl code for multiplexer 8 to 1 using 2 to 1 lte RF Transceiver obsai RRUS VIRTEX-5 PDF

    Untitled

    Abstract: No abstract text available
    Text: Virtex-5 Family Overview LX and LXT Platforms R DS100 v2.1 October 12, 2006 Advance Product Specification General Description The Virtex -5 family provides the newest most powerful features in the FPGA market. Using the second generation ASMBL™ (Advanced Silicon Modular Block) column-based architecture, the Virtex-5 family contains four distinct platforms


    Original
    DS100 DSP48E PDF

    RRUS 32

    Abstract: RRUS 01 RRUS 12 BBU RRU obsai virtex ucf file 6 lte RF Transceiver y2970 VIRTEX-5 GTX ethernet xilinx vhdl
    Text: OBSAI v3.3 DS612 September 16, 2009 Product Specification Introduction LogiCORE IP Facts The LogiCORE IP OBSAI core implements an OBSAI RP3 interface supporting RP3-01 at 768 Mbps, 1.5 Gbps, and 3 Gpbs using GTP or GTX transceivers available for Virtex -6 and Virtex-5 FPGAs. The OBSAI core can be


    Original
    DS612 RP3-01 16/LTE RRUS 32 RRUS 01 RRUS 12 BBU RRU obsai virtex ucf file 6 lte RF Transceiver y2970 VIRTEX-5 GTX ethernet xilinx vhdl PDF

    DS611

    Abstract: virtex 4 design of HDLC controller using vhdl
    Text: v as in CPRI v2.3 DS611 September 16, 2009 Product Specification Introduction LogiCORE IP Facts The LogiCORE IP CPRI™ core is a high-performance, low-cost flexible solution that implements the Common Packet Radio Interface CPRI . This core uses state-of-the-art Virtex -5 FPGA RocketIO™ GTP and


    Original
    DS611 virtex 4 design of HDLC controller using vhdl PDF

    XC5VLX50T-1FFG665C

    Abstract: ff1156 VIRTEX-5 DDR2 controller FFG1156 VIRTEX-5 DDR PHY Virtex-5 Ethernet development Virtex-5 LXT Ethernet DSP48E SRL16 XC5VLX220
    Text: R DS100 v5.0 February 6, 2009 Virtex-5 Family Overview Product Specification General Description The Virtex -5 family provides the newest most powerful features in the FPGA market. Using the second generation ASMBL (Advanced Silicon Modular Block) column-based architecture, the Virtex-5 family contains five distinct platforms (sub-families), the most choice


    Original
    DS100 36-Kbit UG197) UG200) UG194) XC5VLX50T-1FFG665C ff1156 VIRTEX-5 DDR2 controller FFG1156 VIRTEX-5 DDR PHY Virtex-5 Ethernet development Virtex-5 LXT Ethernet DSP48E SRL16 XC5VLX220 PDF

    XC5VLX50FFG676

    Abstract: XC5VLX50TFF1136 XC4VFX12-FF668 HW-V5-ML507-UNI-G XC5VFX100TFF1136 VIRTEX-5 DDR PHY ML510 Virtex-5 LX50 VIRTEX-5 ff1136
    Text: ML501 ML505 ML506 Purpose: General purpose FPGA development board. Board Part Number: HW-V5-ML501-UNI-G Device Supported: XC5VLX50FFG676 Price: $995 Purpose: General purpose FPGA and RocketIO GTP Development Platform. Board Part Number: HW-V5-ML505-UNI-G Device Supported: XC5VLX50TFF1136


    Original
    ML501 ML505 ML506 HW-V5-ML501-UNI-G XC5VLX50FFG676 HW-V5-ML505-UNI-G XC5VLX50TFF1136 HW-V5-ML506-UNI-G XC5VSX50TFF1136 ML501 XC5VLX50FFG676 XC5VLX50TFF1136 XC4VFX12-FF668 HW-V5-ML507-UNI-G XC5VFX100TFF1136 VIRTEX-5 DDR PHY ML510 Virtex-5 LX50 VIRTEX-5 ff1136 PDF

    VIRTEX-5 DDR2 pcb design

    Abstract: 16 channel synchronous lvds ADC interface xilinx virtex5 XC5VLX50 FFG676 VIRTEX-5 DDR2 controller GTP ethernet XC5VFX70 ug195 XC5VFX130T
    Text: R DS100 v4.2 May 7, 2008 Virtex-5 Family Overview Advance Product Specification General Description The Virtex -5 family provides the newest most powerful features in the FPGA market. Using the second generation ASMBL (Advanced Silicon Modular Block) column-based architecture, the Virtex-5 family contains four distinct platforms (sub-families), the most choice


    Original
    DS100 36-Kbit UG193) DSP48E UG191) UG195) VIRTEX-5 DDR2 pcb design 16 channel synchronous lvds ADC interface xilinx virtex5 XC5VLX50 FFG676 VIRTEX-5 DDR2 controller GTP ethernet XC5VFX70 ug195 XC5VFX130T PDF

    ML505

    Abstract: ml507 MT4HTF3264HY-53e VIRTEX-5 DDR2 ps2 controller ML506 aspi-024-aspi-s402 MT4HTF3264HY DS695 VIRTEX-5 DDR2 controller
    Text: ML505/506/507 MIG Design Creation Using ISE 11.1, MIG 3.0 and ChipScope™ Pro 11.1 May 2009 Overview ƒ Hardware Setup ƒ Software Requirements ƒ CORE Generator™ software – Memory Interface Generator MIG ƒ Modify Design – Add ChipScope Pro Cores to Design


    Original
    ML505/506/507 ML505, ML506, ML507 ML505 com/ml505 ML506 com/ml506 ML507 com/ml507 MT4HTF3264HY-53e VIRTEX-5 DDR2 ps2 controller aspi-024-aspi-s402 MT4HTF3264HY DS695 VIRTEX-5 DDR2 controller PDF

    JS28F256P30

    Abstract: FF1738 FF1136 FF665 FPGA Virtex 6 pin configuration H20L30 FPGA Virtex 6 M25P64 Virtex-5 LXT Ethernet DS19
    Text: Virtex-5 LXT/SXT/FXT LXT/SXT/FXT FPGA Prototype Platform FPGA Prototype User Guide [optional] UG229 v3.0.1 May 21, 2008 [optional] R P/N 0402534-03 R Xilinx is disclosing this user guide, manual, release note, and/or specification (the "Documentation") to you solely for use in the development


    Original
    UG229 DS202, UG190, UG196, UG198, UG194, UG197, UG193, UG191, UG192, JS28F256P30 FF1738 FF1136 FF665 FPGA Virtex 6 pin configuration H20L30 FPGA Virtex 6 M25P64 Virtex-5 LXT Ethernet DS19 PDF

    XC5VLX50T-FFG665

    Abstract: 3686N XC5VLX50T-1FFG665C FFG676 Reed-Solomon virtex-5 VIRTEX-5 DDR PHY Virtex-5 LXT Ethernet DSP48E SRL16 XC5VLX220
    Text: Virtex-5 Family Overview LX, LXT, and SXT Platforms R DS100 v3.4 December 18, 2007 Advance Product Specification General Description The Virtex -5 family provides the newest most powerful features in the FPGA market. Using the second generation ASMBL™ (Advanced Silicon Modular Block) column-based architecture, the Virtex-5 family contains four distinct platforms


    Original
    DS100 XC5VLX50T-FFG665 3686N XC5VLX50T-1FFG665C FFG676 Reed-Solomon virtex-5 VIRTEX-5 DDR PHY Virtex-5 LXT Ethernet DSP48E SRL16 XC5VLX220 PDF

    XC5VLX50T-1FFG665C

    Abstract: virtex 5 fpga ethernet to pc DSP48E VIRTEX-5 VIRTEX-5 DDR2 controller SRL16 XC5VLX220 XC5VLX330 Virtex Analog to Digital Converter UG195
    Text: R DS100 v4.4 September 23, 2008 Virtex-5 Family Overview Advance Product Specification General Description The Virtex -5 family provides the newest most powerful features in the FPGA market. Using the second generation ASMBL (Advanced Silicon Modular Block) column-based architecture, the Virtex-5 family contains five distinct platforms (sub-families), the most choice


    Original
    DS100 36-Kbit UG194) UG197) UG200) XC5VLX50T-1FFG665C virtex 5 fpga ethernet to pc DSP48E VIRTEX-5 VIRTEX-5 DDR2 controller SRL16 XC5VLX220 XC5VLX330 Virtex Analog to Digital Converter UG195 PDF

    Virtex-5 LX50 ffg676

    Abstract: AKA NF 028 xc5vlx220t LX85T iodelay for adc parallel data and fpga interface XC5VFX130T Virtex 5 LX110t pins sx95 VIRTEX-5 DDR2 controller xc5vfx30t
    Text: Virtex-5 FPGA Data Sheet: DC and Switching Characteristics R DS202 v4.4 June 12, 2008 Advance Product Specification Virtex-5 FPGA Electrical Characteristics Virtex -5 FPGAs are available in -3, -2, -1 speed grades, with -3 having the highest performance. Virtex-5 FPGA DC


    Original
    DS202 UG193) DSP48E UG191) UG195) DS100 Virtex-5 LX50 ffg676 AKA NF 028 xc5vlx220t LX85T iodelay for adc parallel data and fpga interface XC5VFX130T Virtex 5 LX110t pins sx95 VIRTEX-5 DDR2 controller xc5vfx30t PDF

    RTL 8188

    Abstract: RAMB18SDP xerox 1025 ISERDES Virtex-5 FPGA User Guide UG190 RAMB36 vhdl code hamming ecc RAMB36SDP RAMB18 UG190
    Text: Virtex-5 FPGA User Guide UG190 v5.3 May 17, 2010 Xilinx is disclosing this user guide, manual, release note, and/or specification (the "Documentation") to you solely for use in the development of designs to operate with Xilinx hardware devices. You may not reproduce, distribute, republish, download, display, post, or transmit the


    Original
    UG190 SSTL18 RTL 8188 RAMB18SDP xerox 1025 ISERDES Virtex-5 FPGA User Guide UG190 RAMB36 vhdl code hamming ecc RAMB36SDP RAMB18 UG190 PDF

    Untitled

    Abstract: No abstract text available
    Text: Virtex-5 LX FPGA Prototype Platform User Guide UG222 v1.1.1 March 21, 2011 P/N 0402510-03 Copyright 2006 – 2011 Xilinx, Inc. Xilinx, the Xilinx logo, Artix, ISE, Kintex, Spartan, Virtex, Zynq, and other designated brands included herein are trademarks of Xilinx in the United States and other countries. All other trademarks are the property of their respective owners.


    Original
    UG222 UG191, UG196, DS100, DS202, UG190, UG193, UG192, UG195, PDF

    ff1136

    Abstract: w32 smd transistor K924 MS-034-AAR-1 transistor SMD MARKING CODE L33 TRANSISTOR SMD MARKING CODE W25 VIRTEX-5 LX110T AH42 FF665 SMD transistor n36
    Text: Virtex-5 FPGA Packaging and Pinout Specification UG195 v4.8 December 9, 2010 Xilinx is disclosing this user guide, manual, release note, and/or specification (the "Documentation") to you solely for use in the development of designs to operate with Xilinx hardware devices. You may not reproduce, distribute, republish, download, display, post, or transmit the


    Original
    UG195 ff1136 w32 smd transistor K924 MS-034-AAR-1 transistor SMD MARKING CODE L33 TRANSISTOR SMD MARKING CODE W25 VIRTEX-5 LX110T AH42 FF665 SMD transistor n36 PDF

    DSP48E

    Abstract: ug193 verilog code for barrel shifter ieee floating point multiplier vhdl verilog code for barrel shifter and efficient add DSP48 IMPLEMENTATION of 4-BIT LEFT SHIFT BARREL SHIFTER verilog code 8 bit LFSR UG073 behavioral code of carry save adder
    Text: Virtex-5 FPGA XtremeDSP Design Considerations User Guide UG193 v3.3 January 12, 2009 R R Xilinx is disclosing this user guide, manual, release note, and/or specification (the "Documentation") to you solely for use in the development of designs to operate with Xilinx hardware devices. You may not reproduce, distribute, republish, download, display, post, or transmit the


    Original
    UG193 DSP48E ug193 verilog code for barrel shifter ieee floating point multiplier vhdl verilog code for barrel shifter and efficient add DSP48 IMPLEMENTATION of 4-BIT LEFT SHIFT BARREL SHIFTER verilog code 8 bit LFSR UG073 behavioral code of carry save adder PDF

    Virtex-5 LX50T

    Abstract: SVF pcf VIRTEX-5 FX70T VIRTEX-5 LX110 FPGA Virtex 6 pin configuration Virtex 5 CF Virtex-5 LX50 DSP48E UG191 XC5VLX220
    Text: Virtex-5 FPGA Configuration User Guide User Guide [optional] UG191 v3.7 June 24, 2009 [optional] R R Xilinx is disclosing this user guide, manual, release note, and/or specification (the "Documentation") to you solely for use in the development of designs to operate with Xilinx hardware devices. You may not reproduce, distribute, republish, download, display, post, or transmit the


    Original
    UG191 Virtex-5 LX50T SVF pcf VIRTEX-5 FX70T VIRTEX-5 LX110 FPGA Virtex 6 pin configuration Virtex 5 CF Virtex-5 LX50 DSP48E UG191 XC5VLX220 PDF

    aspi-024-aspi-s402

    Abstract: ML510 xilinx mig user interface design VIRTEX-5 DDR2 VIRTEX-5 DDR2 controller virtex ml510 xc5vlx130t ChipScope XAPP778 XPS IIC
    Text: ML510 MIG Design Creation Using ISE 11.1, MIG 3.0 and ChipScope™ Pro 11.1 May 2009 Overview ƒ Hardware Setup ƒ Software Requirements ƒ CORE Generator™ software – Memory Interface Generator MIG ƒ Modify Design – Add ChipScope Pro Cores to Design


    Original
    ML510 ML510 DS694 com/ml510 UG356 aspi-024-aspi-s402 xilinx mig user interface design VIRTEX-5 DDR2 VIRTEX-5 DDR2 controller virtex ml510 xc5vlx130t ChipScope XAPP778 XPS IIC PDF