lfxp2-40e
Abstract: LVCMOS25 LD48 LFXP2-17E-5FTN256C HB1004 ispLEVER project Navigator route place LFXP2-5E-5QN IPUG35 LFXP2-8E
Text: LatticeXP2 Family Handbook HB1004 Version 02.9, May 2011 LatticeXP2 Family Handbook Table of Contents May 2011 Section I. LatticeXP2 Family Data Sheet Introduction Features . 1-1
|
Original
|
PDF
|
HB1004
TN1144
TN1220.
TN1143
lfxp2-40e
LVCMOS25
LD48
LFXP2-17E-5FTN256C
ispLEVER project Navigator route place
LFXP2-5E-5QN
IPUG35
LFXP2-8E
|
rs-flip-flop
Abstract: Metastabili SN74ABT7819 SN74ACT7801 SN74ACT7807 SN74ACT7811 SN74LS224A SN74S225 Schieberegister Lesen Sie mehr!
Text: EB 201 FIFOs Architektur, Funktion, Einsatz Verfasser: Peter Forstner Datum: 10.12.91 Rev.: 1.1 Der vorliegende Bericht befaßt sich eingehend mit den FIFO Bausteine von TEXAS INSTRUMENTS . Der erste Teil stellt die Einteilung der FIFOs nach ihrer Funktionalität in die verschiedenen Arten vor. Im zweiten Teil werden die heute
|
Original
|
PDF
|
|
synchronous fifo
Abstract: fifo "digital delay line" 201E SN74ABT7819 SN74ACT7801 SN74ACT7807 SN74ACT7811 SN74S225
Text: EB 201E FIFOs Architecture, Functions, Application Author: Peter Forstner Date: 10.12.91 Rev.: 1.1 This report takes a detailed look at FIFO devices from TEXAS INSTRUMENTS . The first part presents the different functions of FIFOs and the resulting types that are
|
Original
|
PDF
|
|
AR-17
Abstract: AW12 Q110 Q117 RAM1024 scuba ar17
Text: ORCA Series 4 Quad-Port Embedded Block RAM August 2002 Technical Note TN1016 Introduction The ORCA Series 4 FPGA platform provides embedded block RAM EBR macrocells to compliment it’s distributed PFU RAM. By using ORCA Series 4 EBR, designers can realize the benefits of system-on-a- chip (SoC) and
|
Original
|
PDF
|
TN1016
512x18
AR-17
AW12
Q110
Q117
RAM1024
scuba
ar17
|
Untitled
Abstract: No abstract text available
Text: LatticeECP3 Family Data Sheet DS1021 Version 02.1EA, February 2012 LatticeECP3 Family Data Sheet Introduction February 2012 Data Sheet DS1021 Features • Dedicated read/write levelling functionality • Dedicated gearing logic • Source synchronous standards support
|
Original
|
PDF
|
DS1021
DS1021
8b10b,
10-bit
other3-17EA,
328-ball
LatticeECP3-17EA,
|
pt45
Abstract: No abstract text available
Text: LatticeSC Family Data Sheet DS1004 Version 01.2, June 2006 LatticeSC Family Data Sheet Introduction June 2006 Preliminary Data Sheet DS1004 Features • High Performance FPGA Fabric • 15K to 115K four input Look-up Tables LUT4s • 132 to 942 I/Os • 700MHz global clock; 1GHz edge clocks
|
Original
|
PDF
|
DS1004
DS1004
700MHz
600Mbps
125Gbps)
110mW
VCC12.
LFSC25
900-Ball
pt45
|
IDT72205LB
Abstract: IDT72805LB IDT72815LB IDT72825LB 72815
Text: CMOS DUAL SyncFIFO DUAL 256 x 18, DUAL 512 x 18, DUAL 1024 x 18 IDT72805LB IDT72815LB IDT72825LB Integrated Device Technology, Inc. • Enable puts output data bus in high impedance state • High-performance submicron CMOS technology • Available in a 121-lead, 16 x 16 mm plastic Ball Grid
|
Original
|
PDF
|
IDT72805LB
IDT72815LB
IDT72825LB
121-lead,
-40oC
72205LB
72215LB
72225LB
IDT72805/72815/72825
IDT72205LB
IDT72805LB
IDT72815LB
IDT72825LB
72815
|
MI0805K400R-10
Abstract: QL1P1000 QL1P600 LVCMOS25 PS324
Text: QuickLogic PolarPro® Device Data Sheet — QL1P600 and QL1P1000 •••••• Combining Low Power, Performance, Density, and Embedded RAM • Quadrant-based segmentable clock networks Device Highlights 80 quad clock networks per device Low Power Programmable Logic
|
Original
|
PDF
|
QL1P600
QL1P1000
MI0805K400R-10
QL1P1000
LVCMOS25
PS324
|
Untitled
Abstract: No abstract text available
Text: CMOS DUAL SyncFlFO DUAL 256 x 18, DUAL 512 x 18, DUAL 1024x18 IDT72805LB IDT72815LB IDT72825LB • Enable puts output data bus in high impedance state • High-performance submicron CMOS technology • Available in a 121-lead, 1 6 x 1 6 mm plastic Ball Grid
|
OCR Scan
|
PDF
|
1024x18
IDT72805LB
IDT72815LB
IDT72825LB
72205LB
72215LB
72225LB
18-bit
36-bit
|
Untitled
Abstract: No abstract text available
Text: CMOS DUAL SyncFlFO DUAL 256 x 18, DUAL 512 x 18, DUAL 1024x18 PRELIMINARY IDT72805LB IDT72815LB IDT72825LB • Enable puts output data bus in high impedance state • High-performance submicron CMOS technology • Available in a 121-lead, 1 6 x 1 6 mm plastic Ball Grid
|
OCR Scan
|
PDF
|
1024x18
IDT72805LB
IDT72815LB
IDT72825LB
121-lead,
72205LB
72215LB
72225LB
Busma48
0Glb77D
|
Untitled
Abstract: No abstract text available
Text: CMOS DUAL SyncFlFO DUAL 256 x 18, DUAL 512 x 18, DUAL 1024x18 d ty IDT72805LB IDT72815LB IDT72825LB Integrated Device Technology, Inc. • Enable puts output data bus in high impedance state • High-performance submicron CMOS technology • Available in a 121-lead, 1 6 x 1 6 mm plastic Ball Grid
|
OCR Scan
|
PDF
|
1024x18
IDT72805LB
IDT72815LB
IDT72825LB
121-lead,
72205LB
72215LB
72225LB
IDT72805/72815/72825
|
72511L5
Abstract: No abstract text available
Text: bôE D m tia s s ? ? ! PARALLEL BIDIRECTIONAL FIFO 512 x 18 & 1024x18 o d ^ g i ? m • id t IDT72511 IDT72521 I N T E G R A T E D DEVICE. Integrated Device Technology» Inc. FEATURES: DESCRIPTION: • Two side-by-side FIFO memory arrays for bidirectional
|
OCR Scan
|
PDF
|
1024x18
IDT72511
IDT72521
IDT72521
18-bit
E5771
68-pin
T72521
72511L5
|
Untitled
Abstract: No abstract text available
Text: PARALLEL BIDIRECTIONAL FIFO 512 x 18 & 1024x18 IDT72511 IDT72521 Integrated Device Technology, Inc. FEATURES: DESCRIPTION: • Two side-by-side FIFO m em ory arrays for bidirectional data transfers • 512 x 18-Bit - 512 x 18-Bit IDT72511 • 1024 x 18-Bit -1 0 2 4 x 18-Bit (IDT72521 )
|
OCR Scan
|
PDF
|
1024x18
IDT72511
IDT72521
18-Bit
18-Bit
IDT72511)
|
BOX655303
Abstract: SN74ACT7802
Text: SN74ACT7802 1024x18 STROBED FIRST-IN, FIRST-OUT MEMORY SCAS187B - A U G U ST 1990 - REVISED S EPTEM B ER 1995 Fast Access Times of 30 ns With a 50-pF Load Fall-Through Time Is 20 ns Typical Data Rates From 0 to 40 MHz High-Output Drive for Direct Bus Interface
|
OCR Scan
|
PDF
|
SN74ACT7802
1024x18
SCAS187B
50-pF
68-Pin
80-Pin
0103bb4
BOX655303
SN74ACT7802
|
|
clocked RS flip flop
Abstract: No abstract text available
Text: APR 2« iS«? PARADIGM P R E L IM IN A R Y CMOS HIGH SPEED SYNCHRONOUS FIFOS 256 X 18-BIT TO 1024 X 18-BIT 256X18 512X18 1024X18 PDM42205 PDM 42215 PDM42225 FEATURES • • • • • • • 256 x 18 through 1024 x 18 FIFO Family Clock Synchronous Interface for High Speed
|
OCR Scan
|
PDF
|
18-BIT
18-BIT
256X18
512X18
1024X18
PDM42205
PDM42225
68-pin
MIL-STD-883
MIL-STD-883
clocked RS flip flop
|
Untitled
Abstract: No abstract text available
Text: MOSEL MS76215 & MS76225 ADVANCE INFORMATION 512 x 18 & 1024x18 Parallel Synchronous FIFOs FEATURES DESCRIPTION • Full C M O S clocked synchronous FIFO s The MS76215 and MS76225 are clocked registered FIFOs that are particularly useful in synchronous design applications. This
|
OCR Scan
|
PDF
|
MS76215
MS76225
1024x18
MS76nsion
PID042
|
DAs 08
Abstract: em 495 b12
Text: PARALLEL BIDIRECTIONAL FIFO 512 x 18 & 1024x18 IDT72511 IDT72521 In te g r a t e d D e v ic e T e c h n o lo g y , Inc. FEATURES: DESCRIPTION: • Two side-by-side FIFO memory arrays for bidirectional data transfers • 512 x 18-Bit -5 1 2 x 18-Bit IDT72511
|
OCR Scan
|
PDF
|
1024x18
IDT72511
IDT72521
18-Bit
18-Bit
IDT72511)
IDT72521)
DAs 08
em 495 b12
|
Untitled
Abstract: No abstract text available
Text: PARALLEL BIDIRECTIONAL FIFO 512 x 18 & 1024x18 IDT72511 IDT72521 Integrated Device Technology, Inc. FEATURES: DESCRIPTION: • Two side-by-side FIFO memory arrays for bidirectional data transfers • 512 x 18-Bit - 512 x 18-Bit IDT72511 • 1024 x 18-Bit -1024 x 18-Bit (IDT72521)
|
OCR Scan
|
PDF
|
1024x18
IDT72511
IDT72521
18-Bit
18-Bit
IDT72511)
IDT72521)
|
D1302
Abstract: No abstract text available
Text: MOSEL MS72215/16 & MS72225/26 ADVANCE INFORMATION 512 x 18 & 1024x18 Parallel Synchronous FIFOs FEATURES DESCRIPTION • Full C M O S clocked synchronous FIFO s The MS72215/16 and MS72225/26 are clocked registered FIFOs that are particularly useful in synchronous design applications.
|
OCR Scan
|
PDF
|
68-lead
MS72215/16
MS72225/26
1024x18
MS7221le
18-bit
PID042
D1302
|
Untitled
Abstract: No abstract text available
Text: 256 x 18: PDM42205 5 1 2 x 1 8 : PDM42215 1024x18: PDM42225 Paradigm ' b^m o^D DDOOMbö a m m p k i CMOS High Speed Synchronous FIFOs 256 x 18-Bit to 1024 x 18-Bit Features Description □ H igh sp eed access times Com 'l: 1 0 ,1 5 ,2 0 ,2 5 ,3 0 ,5 0 ns Mil: 1 5 ,2 0 ,2 5 ,3 0 ,5 0 ns
|
OCR Scan
|
PDF
|
PDM42205
PDM42215
1024x18:
PDM42225
18-Bit
18-Bit
PDM42205
PDM42225
PDM42205,
PDM42215,
|
SN74ACT7811
Abstract: SN74ACT7881 SN74ACT7882 SN74ACT7884
Text: SN74ACT7881 1024 x 18 CLOCKED FIRST-IN, FIRST-OUT MEMORY SCAS227A- FEBRUARY 1993 - REVISED JUNE 1994 Member of the Texas Instruments Wldebus Family * Input-Ready, Output-Ready, and Half-Full Flags Independent Asynchronous Inputs and Outputs Read and Write Operations Can Be
|
OCR Scan
|
PDF
|
SN74ACT7881
SCAS227A-
SN74ACT7882,
SN74ACT7884,
SN74ACT7811
50-pF
68-Pin
80-Pin
D0-D17
SN74ACT7811
SN74ACT7881
SN74ACT7882
SN74ACT7884
|
high level block diagram for asynchronous FIFO
Abstract: DIP28-W-300 LH540202 LJH540202
Text: LH540202 CMOS 1024 X 9 Asynchronous FIFO FEATURES FUNCTIONAL DESCRIPTION • Fast Access Times: 15/20/25/35/50 ns The LH540202 is a FIFO First-In, First-Out memory device, based onfully-staticCMOSdual-portSRAM tech nology, capable of storing up to 1024 nine-bit words. It
|
OCR Scan
|
PDF
|
LH540202
LH5497
ArrVIDT/MS7202
LH5497H
28-Pin,
300-mil
32-Pin
32PLCC
high level block diagram for asynchronous FIFO
DIP28-W-300
LH540202
LJH540202
|
Untitled
Abstract: No abstract text available
Text: PARADIGM Product Family MODULES Secondary Level Cache Modules Static RAM Modules • • • • • • • • PDM4M096S PDM4M096L PDM4M4030 PDM4M4040 PDM4M4050 PDM4M4060 PDM4M4110 PDM4M4120 512K x 8 Asynchronous (512K x 8 Asynchronous) (64Kx 32 Asynchronous)
|
OCR Scan
|
PDF
|
PDM4M096S
PDM4M096L
PDM4M4030
PDM4M4040
PDM4M4050
PDM4M4060
PDM4M4110
PDM4M4120
512Kx
82420TX
|
32-PIN
Abstract: LH540202
Text: SHARp ^ blE ]> • i w ^ / m o m ô i a Q ? DG1D1MD 6Bb « S R P J /no p r e li m i n a r y I / U 4 - CMOS 5 1 2 x 9 / 1 0 2 4 x 9 Asynchronous FIFO FEATURES FUNCTIONAL DESCRIPTION • Fast Access Times: 15/20/25/35/50 ns The LH540201/02 is a FIFO First-ln, First-Out mem
|
OCR Scan
|
PDF
|
S1SD71S
D010140
CMOS512x9/1024x9
LH5496/97
Am/IDT/MS7201/02
28-Pin,
300-mil
600-mil
32-PIN
LH540202
|