Please enter a valid full or partial manufacturer part number with a minimum of 3 letters or numbers

    35HMB Search Results

    SF Impression Pixel

    35HMB Price and Stock

    Teledyne e2v WS57C49C-35HMB

    PROM, 8K X 8, 35 NS ACCESS TIME - Rail/Tube (Alt: WS57C49C-35HMB)
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    Avnet Americas WS57C49C-35HMB Tube 250
    • 1 -
    • 10 -
    • 100 -
    • 1000 -
    • 10000 -
    Get Quote

    Teledyne e2v CY7C346-35HMB

    CPLD, UV ERASABLE, 128-MACROCELL, 35 NS - Trays (Alt: CY7C346-35HMB)
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    Avnet Americas CY7C346-35HMB Tray 250
    • 1 -
    • 10 -
    • 100 -
    • 1000 -
    • 10000 -
    Get Quote

    Teledyne e2v WS57C45-35HMB

    PROM OTP 2K X 8 REGISTERED 35 NS - Rail/Tube (Alt: WS57C45-35HMB)
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    Avnet Americas WS57C45-35HMB Tube 250
    • 1 -
    • 10 -
    • 100 -
    • 1000 -
    • 10000 -
    Get Quote

    Teledyne e2v CY7C342B-35HMB

    CPLD, UV ERASABLE, 128-MACROCELL, 35 NS - Trays (Alt: CY7C342B-35HMB)
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    Avnet Americas CY7C342B-35HMB Tray 250
    • 1 -
    • 10 -
    • 100 -
    • 1000 -
    • 10000 -
    Get Quote

    35HMB Datasheets Context Search

    Catalog Datasheet MFG & Type PDF Document Tags

    74151

    Abstract: 74151 pin connection C3406 74151 PIN DIAGRAM 74151 waveform counter schematic diagram 74161 programmer EPLD 22v10 5192JM 74151 multiplexer
    Text: 1CY 7C34 0 fax id: 6100 EPL D Family CY7C340 EPLD Family Multiple Array Matrix High-Density EPLDS Features tion of innovative architecture and state-of-the-art process, the MAX EPLDs offer LSI density without sacrificing speed. • Erasable, user-configurable CMOS EPLDs capable of


    Original
    PDF CY7C340 CY7C34X) 65-micron CY7C34XB) 74151 74151 pin connection C3406 74151 PIN DIAGRAM 74151 waveform counter schematic diagram 74161 programmer EPLD 22v10 5192JM 74151 multiplexer

    C3402

    Abstract: 74151 5128LC-1 74151 PIN DIAGRAM 5128LC-2 74151 8 to 1 74151 pin connection function of 74151 22V10-10C CY7C340
    Text: EPLD CY7C340 EPLD Family Multiple Array Matrix High-Density EPLDs Features • Erasable, user-configurable CMOS EPLDs capable of implementing high-density custom logic functions • 0.8-micron double-metal CMOS EPROM technology CY7C34X • Advanced 0.65-micron CMOS technology to increase


    Original
    PDF CY7C340 CY7C34X) 65-micron CY7C34XB) C3402 74151 5128LC-1 74151 PIN DIAGRAM 5128LC-2 74151 8 to 1 74151 pin connection function of 74151 22V10-10C

    74151 PIN DIAGRAM

    Abstract: 74151 22v10 5192JM CY7C340 PRODUCT CHANGE PALC22V10B programmer EPLD CY7C340 CY7C341B CY7C342B
    Text: 40 EPLD CY7C340 EPLD Family Multiple Array Matrix High-Density EPLDs Features • Erasable, user-configurable CMOS EPLDs capable of implementing high-density custom logic functions • 0.8-micron double-metal CMOS EPROM technology CY7C34X • Advanced 0.65-micron CMOS technology to increase


    Original
    PDF CY7C340 CY7C34X) 65-micron CY7C34XB) 74151 PIN DIAGRAM 74151 22v10 5192JM CY7C340 PRODUCT CHANGE PALC22V10B programmer EPLD CY7C341B CY7C342B

    CY7C342B

    Abstract: 68-PIN CY7C342B-35RMB
    Text: fax id: 6107 1CY 7C34 2B CY7C342B 128-Macrocell MAX EPLDs Features The 128 macrocells in the CY7C342B are divided into 8 Logic Array Blocks LABs , 16 per LAB. There are 256 expander product terms, 32 per LAB, to be used and shared by the macrocells within each LAB.


    Original
    PDF CY7C342B 128-Macrocell CY7C342B 65-micron 68-pin CY7C342B-35RMB

    c3466

    Abstract: C3461 C3467 b4 c346 diode c346 diode IC 7400 SERIES ALL DATA C346 CY7C346 CY7C346B c3468
    Text: fax id: 6104 1CY 7C34 6B CY7C346 CY7C346B 128-Macrocell MAX EPLDs Features ture is 100% user configurable, allowing the devices to accommodate a variety of independent logic functions. • • • • 128 macrocells in 8 LABs 20 dedicated inputs, up to 64 bidirectional I/O pins


    Original
    PDF CY7C346 CY7C346B 128-Macrocell CY7C346) 65-micron CY7C346B) 84-pin 100-pin CY7C346/CY7C346B c3466 C3461 C3467 b4 c346 diode c346 diode IC 7400 SERIES ALL DATA C346 CY7C346 CY7C346B c3468

    CY7C342B

    Abstract: 7C342B-35 68-PIN CY7C342B15HMB CY7C342B-35RMB CY7C342B-35HC
    Text: 1CY 7C34 2B CY7C342B 128-Macrocell MAX EPLDs Features The 128 macrocells in the CY7C342B are divided into 8 Logic Array Blocks LABs , 16 per LAB. There are 256 expander product terms, 32 per LAB, to be used and shared by the macrocells within each LAB.


    Original
    PDF CY7C342B 128-Macrocell CY7C342B 65-micron 68-pin 68-Lead 7C342B-35 CY7C342B15HMB CY7C342B-35RMB CY7C342B-35HC

    31-oq

    Abstract: 7C342-25 CY7C342-35HMB 7C342-35 CY7C342 CY7C342B OQ11
    Text: CY7C342 CY7C342B rif CYPRESS 128-Macrocell M AX EPLD Features Functional Description • 128 macrocells in 8 LABs • 8 dedicated inputs, 52 bidirectional I/O pins • Programmable interconnect array • 0.8-micron double-metal CMOS EPROM technology CY7C342


    OCR Scan
    PDF CY7C342 CY7C342B 128-Macrocell CY7C342) 65-micron CY7C342B) 68-pin CY7C342/CY7C342B CY7C342/ CY7C342B 31-oq 7C342-25 CY7C342-35HMB 7C342-35 OQ11

    84-PIN

    Abstract: CY7C341B
    Text: CY7C341B y CYPRESS Features • 192 macrocells in 12 LABs • 8 dedicated inputs, 64 bidirectional I/O pin • Advanced 0.65-micron CMOS technology to increase performance • Programmable interconnect array • 384 expander product terms • Available in 84-pin HLCC, PLCC, and


    OCR Scan
    PDF CY7C341B 65-micron 84-pin CY7C341B CY7C341Bis 35RC/RI 84-Lead CY7C341Bâ 35HMB

    K12J

    Abstract: 100-PIN CY7C346 CY7C346B f 7400
    Text: CY7C346 CY7C346B 5T CYPRESS 128-Macrocell MAX EPLDs Features Functional Description • 128 macrocells in 8 LABs • 20 dedicated inputs, up to 64 bidirec­ tional I/O pins • Programmable interconnect array • 0.8-micron double-metal CMOS EPROM technology CY7C346


    OCR Scan
    PDF CY7C346 CY7C346B CY7C346) 65-micron CY7C346B) 84-pin 100-pin 128-Macrocell CY7C346/CY7C346B CY7C346/ K12J CY7C346B f 7400

    cy7C344

    Abstract: C3M11
    Text: / 9 / I J/ 3 1 Revision: Friday, Apni IS, 1934 CY7C344 f ß CYPRESS i 32-Macrocell MAX FPT P Features Functional Description • High-performance, higfa-deiislty re­ placement for TTL, 74HC, and cus­ tom logic Available in a 28-pin 300-mil DIP or •win­


    OCR Scan
    PDF 28-pin 300-mil 28-ptn CY7C344 32-Macrocell C3M11

    CY7C276-25JC

    Abstract: CY7C276 C2768 tCKA
    Text: CY7C276 CYPRESS SEMICONDUCTOR Features • 0.8-micron CMOS for optimum speed/ power • High speed for commercial and military — 25-ns access time • • • • 16-bit-wide words Three programmable chip selects Programmable output enable 44-pin PLCC and 44-pin LCC


    OCR Scan
    PDF CY7C276 25-ns 16-bit-wide 44-pin CY7C276 16K-word 16-bit CY7C276-25JC C2768 tCKA

    C3424

    Abstract: 68-PIN 7C342-30 7C342-35 CY7C342 CY7C342B C3422 CY7C342-30HC CY7C342B-30RMB 30RM
    Text: CY7C342 CY7C342B CYPRESS 128-Macrocell MAX EPLD Features Functional Description • 128 macrocells in 8 LABs • 8 dedicated inputs, 52 bidirectional I/O pins • Programmable interconnect array • 0.8-micron double-metal CMOS EPROM technology CY7C342


    OCR Scan
    PDF CY7C342 CY7C342B 128-Macrocell CY7C342) 65-micron CY7C342B) 68-pin CY7C342/CY7C342B CY7C342/ C3424 7C342-30 7C342-35 C3422 CY7C342-30HC CY7C342B-30RMB 30RM

    TAC01

    Abstract: No abstract text available
    Text: CY7C343 CYPRESS SEMICONDUCTOR 64-Macrocell MAX EPLD F eatures F unctional D escription • 64 MAX macrocells in 4 LABs The CY7C343 is a high-performance, high-density erasable programmable logic device, available in 44-pin PLCC and HLCC packages. The CY7C343 contains 64 highly flexible


    OCR Scan
    PDF CY7C343 44-pin 64-Macrocell CY7C343 CY7C343-- 30HC/HI CY7C343-30JC/JI TAC01

    Untitled

    Abstract: No abstract text available
    Text: CY27H512 PRELIMINARY ^ /C Y P R E S S 64K X Features • CMOS for optimum speed/power • High speed — t.4A = 25 ns max. commercial — t^A — 35 ns max. (military) • Low power — 275 mW max. — Less than 85 mW when deselected • Byte-wide memory organization


    OCR Scan
    PDF CY27H512 28-pin 28-pin, 600-mil 32-pin CY27H512

    Untitled

    Abstract: No abstract text available
    Text: CY7C342 CY7C342B CYPRESS SEMICONDUCTOR & 128-Macrocell M A X EPLDs Features Functional Description • 128 macrocells in 8 LABs • 8 dedicated inputs, 52 bidirectional I/O pins • Programmable interconnect array • Available in 68-pin HLCC, PLCC, PGA, and Flatpack


    OCR Scan
    PDF CY7C342 CY7C342B 128-Macrocell 68-pin CY7C342/CY7C342B CY7C342/ CY7C342B Y7C342B

    CY7C342

    Abstract: No abstract text available
    Text: CY7C342 CYPRESS SEMICONDUCTOR 128-Macrocell MAX EPLDs The speed and density of the CY7C342 allows it to be used in a wide range of applications, from replacement of large amounts of 7400-series TTL logic, to complex controllers and multifunction chips. With greater than 25 times the


    OCR Scan
    PDF CY7C342 128-Macrocell 7400-series 20-pin CY7C342

    84-PIN

    Abstract: CY7C341 CY7C341B
    Text: CY7C341B ir CYPRESS . Features • 192 macrocells in 12 LABs • 8 dedicated inputs, 64 bidirectional I/O pin • Advanced 0.65-micron CMOS technology to increase performance • Programmable interconnect array • 384 expander product terms • Available in 84-pin HLCC, PLCC, and


    OCR Scan
    PDF CY7C341B 192-Macrocell 65-micron 84-pin CY7C341Bis CY7C341Bâ 35JC/JI 84-Lead CY7C34 CY7C341

    74HC

    Abstract: 7C344 CY7C344 CY7C344B 20C02 DD131
    Text: CY7C344 CY7C344B *0 CYPRESS 32-Macrocell MAX EPLD Features Functional Description • High-performance, high-density re­ placement for TTL, 74HC, and cus­ tom logic • 32 macrocells, 64 expander product terms in one LAB • 8 dedicated inputs, 16 I/O pins


    OCR Scan
    PDF CY7C344 CY7C344B 32-Macrocell CY7C344) 65-micron CY7C344B) 28-pin 300-mil 74HC 7C344 20C02 DD131

    Untitled

    Abstract: No abstract text available
    Text: CY7C340 EPLD Family 0 CYPRESS Multiple Array Matrix High-Density EPLDs — VHDL simulation ViewSim Features • Erasable, user-configurable CMOS EPLDs capable o f implementing highdensity custom logic functions • 0.8-micron double-metal CMOS EPROM technology (CY7C34X)


    OCR Scan
    PDF CY7C340 CY7C34X) 65-micron CY7C34XB) 7C342 342-30H 7C342â 35HMB

    Untitled

    Abstract: No abstract text available
    Text: K? PRELIMINARY ? Js CYPRESS SEMICONDUCTOR = 192-Macrocell MAX EPLD software or by the model shown in Features Logic Array Blocks • 192 macrocells in 12 LABs • 8 dedicated inputs, 64 bidirectional I/O pins • Programmable interconnect array • 384 expander product terms


    OCR Scan
    PDF 192-Macrocell 84-pin CY7C341. CY7C341-30RC tAC02

    Untitled

    Abstract: No abstract text available
    Text: CYPRESS SEMICONDUCTOR b5E D • SSa^bbS QOlDMbM 27S ■ CYP CY7C341 CY7C341B =- '* ^ 5 = = SEMCONDUCTOR 192-Macrocell MAX EPLD Features Logic Array Blocks • 192 m acrocells in 12 LAlis • 8 dedicated inputs, 64 bidirectional I/O pins • Programmable interconnect array


    OCR Scan
    PDF CY7C341 CY7C341B 192-Macrocell 84-pin CY7C341 CY7C341B. CY7C341â 40RMB 84-Lead

    Untitled

    Abstract: No abstract text available
    Text: ¿/iiuiu. luööutiy, rwufucuy io, Revision: August 18,1994 ^ CYPRESS CY27H010 128K X 8 High-Speed CMOS EPROM Features Functional Description • CMOS for optimum speed/power • Highspeed — tAA = 25 ns max. commercial — *a a = 35 ns max. (military)


    OCR Scan
    PDF CY27H010 32-pin 32-pin, 600-mil CY27H010

    Untitled

    Abstract: No abstract text available
    Text: CY7C276 '0 C Y P R E S S 16Kx 16 Reprogrammable PROM Functional Description The CY7C276 allows the user to indepen­ dently program the polarity of each chip select CS2- C S 0 . This provides on-chip decoding of up to eight banks of PROM. The polarity of the asynchronous output


    OCR Scan
    PDF CY7C276 CY7C276 16Kword 16-bit 44-pin 44-pin CY7C276, CY7C276â

    74HC

    Abstract: CY7C344 CY7C344B
    Text: CY7C344 CY7C344B CYPRESS 32-Macrocell MAX EPLD Features Functional Description • High-performance, high-density re­ placement for TTL, 74HC, and cus­ tom logic • 32 macrocells, 64 expander product terms in one LAB • 8 dedicated inputs, 16 I/O pins


    OCR Scan
    PDF CY7C344 CY7C344B 32-Macrocell CY7C344) 65-micron CY7C344B) 28-pin 300-mil 74HC