t742
Abstract: No abstract text available
Text: SN54F621, SN74F621 OCTAL BUS TRANSCEIVERS WITH OPEN-COLLECTOR OUTPUTS SDFS004B - D2932, MARCH 1987 - REVISED OCTOBER 1993 • Local Bus-Latch Capability • Noninverting Logic • Package Options Include Plastic Small-Outline Packages, Ceramic Chip Carriers, and Standard Plastic and Ceramic
|
OCR Scan
|
PDF
|
SN54F621,
SN74F621
SDFS004B
D2932,
300-mil
SN54F621
ARbl723
t742
|
Untitled
Abstract: No abstract text available
Text: SN74BCT29853 8-BIT TO 9-BIT PARITY BUS TRANSCEIVER SCBS002D - SEPTEMBER 1987 - REVISED APRIL 1994 DW OR NT PACKAGE TOP VIEW BiCMOS Process With TTL Inputs and Outputs State-of-the-Art BiCMOS Design Significantly Reduces Standby Current OEA[ A1[ A2[ A3 [
|
OCR Scan
|
PDF
|
SN74BCT29853
SCBS002D
Am29853
300-mil
|
4AC17
Abstract: texas instruments fifo cascaded SN74ACT7808
Text: SN74ACT7808 2048 x 9 STROBED FIRST-IN, FIRST-OUT MEMORY _SCAS205B - FEBRUARY 1991 - REVISED SEPTEMBER 1995 Load Clocks and Unload Clocks Can Be Asynchronous or Coincident * 2048 Words by 9 Bits • Expansion Logic for Depth Cascading 9 Empty, Full, and Half-Full Flags
|
OCR Scan
|
PDF
|
SN74ACT7808
2048-word
4AC17
texas instruments fifo cascaded
|
SN54LVT16952
Abstract: LVT16952 SN74LVT16952
Text: SN54LVT16952, SN74LVT16952 3.3-V ABT 16-BIT REGISTERED TRANSCEIVERS WITH 3-STATE OUTPUTS _ SCBS151A - MAY 1992 - REVISED JANUARY 1994 State-of-the-Art Advanced BiCMOS Technology ABT Design for 3.3-V Operation and Low-Static Power
|
OCR Scan
|
PDF
|
SN54LVT16952,
SN74LVT16952
16-BIT
SCBS151A
MIL-STD-883C,
JESD-17
G1DD343
SN54LVT16952
LVT16952
|
SN54LVT16373
Abstract: LVT16373 hl723 SN74LVT16373
Text: SN54LVT16373, SN74LVT16373 3.3-V ABT 16-BIT TRANSPARENT D-TYPE LATCHES WITH 3-STATE OUTPUTS _ State-of-the-Art Advanced BiCMOS Technology ABT Design for 3.3-V Operation and Low-Static Power Dissipation Members of the Texas Instruments Widebus Family
|
OCR Scan
|
PDF
|
SN54LVT16373,
SN74LVT16373
16-BIT
SCBS144B
MIL-STD-883C,
JESD-17
SN54LVT16373
LVT16373
hl723
SN74LVT16373
|
74ACT11657
Abstract: No abstract text available
Text: _ 74ACT11657 OCTAL TRANSCEIVER WITH PARITY GENERATOR/CHECKER AND 3-STATE OUTPUTS AUGUST 1992-R EVISED APRIL 1993 Inputs Are TTL-Voltage Compatible DW PACKAGE TOP VIEW Flow-Through Architecture Optimizes PCB Layout P A R IT Y [ 1 Center-Pin V c c and GND Pin
|
OCR Scan
|
PDF
|
74ACT11657
500-mA
300-mil
BTbl723
DCH4743
74ACT11657
|
SN54ABT16640
Abstract: SN74ABT16640
Text: SN54ABT16640, SN74ABT16640 16-BIT BUS TRANSCEIVERS WITH 3-STATE OUTPUTS SCBS107B - APRIL 1992 - REVISED JULY 1994 SN54ABT16640. . . WD PACKAGE SN74ABT16 6 4 0 . DL PACKAGE TOP VIEW Members of the Texas Instruments Wldebus Family State-of-the-Art EPIC-UB™ BICMOS Design
|
OCR Scan
|
PDF
|
SN54ABT16640,
SN74ABT16640
16-BIT
SCBS107B
JESD-17
-32-mA
64-mA
300-mil
380-mil
25-mll
SN54ABT16640
|
Untitled
Abstract: No abstract text available
Text: SN54LVTH18516, SN54LVTH182516, SN74LVTH18516, SN74LVTH182516 3.3-V ABT SCAN TEST DEVICES WITH 18-BIT UNIVERSAL BUS TRANSCEIVERS SCBS672A - AUGUST 1 9 9 6 - REVISED DECEMBER 1996 Members of the Texas Instruments SCOPE Family of Testability Products Members of the Texas Instruments
|
OCR Scan
|
PDF
|
SN54LVTH18516,
SN54LVTH182516,
SN74LVTH18516,
SN74LVTH182516
18-BIT
SCBS672A
|
SN74BCT25240
Abstract: No abstract text available
Text: TEXAS INSTR LOGIC b3E D • 0 ^ 1 7 2 3 DD'ISMTS 3flb « T I I B SN54BCT25240, SN74BCT25240 25-OHM BUFFERS/DRIVERS WITH 3-STATE OUTPUTS SCBS101-D3532, JUNE 1990-REVISED JANUARY 1992 SN54BCT25240. . . JT PACKAGE SN74BCT25240 . . . DW OR NT PACKAGE • State-of-the-Art BiCMOS Design
|
OCR Scan
|
PDF
|
SN54BCT25240,
SN74BCT25240
25-OHM
SCBS101-D3532,
1990-REVISED
MIL-STD-883C,
300-miI
SN54BCT25240.
SN74BCT25240
SCBS101
|
Untitled
Abstract: No abstract text available
Text: SN54F244, SN74F244 OCTAL BUFFERS/DRIVERS WITH 3-STATE OUTPUTS SDFS063A - D2932, MARCH 1987 - REVISED OCTOBER 1993 SN54F244 . . . J PACKAGE SN74F244 . . . DB, DW, OR N PACKAGE TOP VIEW 3-State Outputs Drive Bus Lines or Buffer Memory Address Registers Package Options Include Plastic
|
OCR Scan
|
PDF
|
SN54F244,
SN74F244
SDFS063A
D2932,
SN54F244
SN74F244
SN54F244
|
Untitled
Abstract: No abstract text available
Text: SN74ALS620A, SN74ALS621A, SN74ALS623A, SN74AS623 OCTAL BUS TRANSCEIVERS S D A S 226A - DECEMBER 1982 - REVISED JANUARY 1995 • • Local Bus-Latch Capability ■ • Choice of True or Inverting Logic I I f • Package Options Include Plastic Small-Outline DW Packages and Standard
|
OCR Scan
|
PDF
|
SN74ALS620A,
SN74ALS621A,
SN74ALS623A,
SN74AS623
300-mil
SN74ALS620A
SN74ALS621A
Q1DST25
|
PRIORITY ENCODERS
Abstract: SCLS109 HC148 SN54HC148 SN74HC148 combinational logic circuit
Text: SN54HC148, SN74HC148 8-LINE TO 3-LINE PRIORITY ENCODERS _ S C LS 109C -M A R C H 1984 - REVISED JULY 1996 Encode Eight Data Lines to 3-Line Binary Octal Applications Include: - n-Bit Encoding - Code Converters and Generators Package Options Include Plastic
|
OCR Scan
|
PDF
|
SN54HC148,
SN74HC148
SCLS109C-MARCH
300-mil
HC148
16-Line
HC148
PRIORITY ENCODERS
SCLS109
SN54HC148
SN74HC148
combinational logic circuit
|
BO 817
Abstract: 5962-9470401QXA SN54ABT7819 010331A
Text: SN54ABT7819 512 x 18 x 2 CLOCKED BIDIRECTIONAL FIRST-IN, FIRST-OUT MEMORY SGBS305B - A UG U S T 1994 - REVISED D EC E M B ER 1995 • Member of the Texas Instruments Widebus Family • Free-Running CLKA and CLKB Can Be Asynchronous or Coincident • Read and Write Operations Synchronized
|
OCR Scan
|
PDF
|
SN54ABT7819
512x18x2
SGBS305B
50-pF
5962-9470401QXA
84-Pin
10333fci
BO 817
SN54ABT7819
010331A
|
SN74LV164
Abstract: No abstract text available
Text: SN74LV164 8-BIT PARALLEL-OUT SERIAL SHIFT REGISTER SCLS191 A - FEBRUARY 1 9 9 3 - REVISED JULY 1995 • EPIC Enhanced-Performance Implanted CMOS 2-|x Process • Typical Vq lp (Output Ground Bounce) < 0.8 V at Vc c = 3.3 V, TA = 25°C • Typical Vq h v (Output Vqh Undershoot)
|
OCR Scan
|
PDF
|
SN74LV164
SCLS191
MIL-STD-883C,
JESD-17
SN74LV164
|
|
CDC391
Abstract: No abstract text available
Text: CDC391 M IN E TO 6-LINE CLOCK DRIVER WITH SELECTABLE POLARITY AND 3-STATE OUTPUTS S C A S 3 3 4 A - D E CEM B ER 1992 - R EVISED N O V EM B E R 1995 Low Output Skew for Clock-Distribution and Clock-Generation Applications TTL-Compatible Inputs and Outputs
|
OCR Scan
|
PDF
|
CDC391
SCAS334A-
-48-mA
48-mA
01037bl
|
FZK 105
Abstract: D1034A Z22V SN74ABT3614 fzk 101
Text: SN74ABT3614 64 x 36 x 2 CLOCKED BIDIRECTIONAL FIRST-IN, FIRST-OUT MEMORY WITH BUS MATCHING AND BYTE SWAPPING SCBS126F - JUNE 1992 - REVISED FEBRUARY 1996 Free-Running CLKA and CLKB Can Be Asynchronous or Coincident Two Independent 64 x 36 Clocked FIFOs Buffering Data in Opposite Directions
|
OCR Scan
|
PDF
|
SN74ABT3614
independent64x36dual-port
36-bit,
18-bit,
36-bit
01D3S0B
FZK 105
D1034A
Z22V
fzk 101
|
Untitled
Abstract: No abstract text available
Text: S N S A F *? ^N 74F 19 QUADRUPLE 2-INPUT POSITIVE-OR GATES SDFS044A- MARCH 1987 - REVISED OCTOBER 1993 SN54F32 . . . J PACKAGE SN74F32 . . . D OR N PACKAGE TOP VIEW Package Options Include Plastic Small-Outline Packages, Ceramic Chip Carriers, and Standard Plastic and Ceramic
|
OCR Scan
|
PDF
|
SDFS044A-
SN54F32
SN74F32
300-mil
SN54F32
SN74F32
6Tbl723
|
w81b
Abstract: No abstract text available
Text: SN54ALS251, SN74ALS251 1-0F-8 DATA SELECTORS/MULTIPLEXERS WITH 3-STATE OUTPUTS S D A S 2 1 5 A -A P R IL 1982 - R E VIS ED D ECEM B ER 1994 SN54ALS251 . . . J PACKAGE SN74ALS251 . . . D OR N PACKAGE
|
OCR Scan
|
PDF
|
SN54ALS251,
SN74ALS251
ALS151
300-mil
SN54ALS251
SN74ALS251
w81b
|