74LS112 Search Results
74LS112 Result Highlights (3)
Part |
ECAD Model |
Manufacturer |
Description |
Download |
Buy
|
---|---|---|---|---|---|
SN74LS112ADR |
![]() |
Dual J-K Negative-Edge-Triggered Flip-Flops With Clear And Preset 16-SOIC 0 to 70 |
![]() |
![]() |
|
SN74LS112ANSR |
![]() |
Dual J-K Negative-Edge-Triggered Flip-Flops With Clear And Preset 16-SO 0 to 70 |
![]() |
![]() |
|
SN74LS112AD |
![]() |
Dual J-K Negative-Edge-Triggered Flip-Flops With Clear And Preset 16-SOIC 0 to 70 |
![]() |
![]() |
74LS112 Price and Stock
Rochester Electronics LLC SN74LS112ADIC FF JK TYPE DBL 1-BIT 16-SOIC |
|||||||||||
Distributors | Part | Package | Stock | Lead Time | Min Order Qty | Price | Buy | ||||
![]() |
SN74LS112AD | Bulk | 36,571 | 624 |
|
Buy Now | |||||
Rochester Electronics LLC SN74LS112ANIC FF JK TYPE DBL 1-BIT 16-PDIP |
|||||||||||
Distributors | Part | Package | Stock | Lead Time | Min Order Qty | Price | Buy | ||||
![]() |
SN74LS112AN | Bulk | 27,972 | 648 |
|
Buy Now | |||||
Rochester Electronics LLC SN74LS112ADRIC FF JK TYPE DBL 1-BIT 16-SOIC |
|||||||||||
Distributors | Part | Package | Stock | Lead Time | Min Order Qty | Price | Buy | ||||
![]() |
SN74LS112ADR | Bulk | 12,500 | 844 |
|
Buy Now | |||||
Rochester Electronics LLC DM74LS112AMXIC FF JK TYPE DBL 1-BIT 16-SOIC |
|||||||||||
Distributors | Part | Package | Stock | Lead Time | Min Order Qty | Price | Buy | ||||
![]() |
DM74LS112AMX | Bulk | 12,500 | 1,820 |
|
Buy Now | |||||
Rochester Electronics LLC 74LS112FPEL-EDUAL JK FLIP-FLOP, SET AND RESET |
|||||||||||
Distributors | Part | Package | Stock | Lead Time | Min Order Qty | Price | Buy | ||||
![]() |
74LS112FPEL-E | Bulk | 8,000 | 493 |
|
Buy Now |
74LS112 Datasheets (14)
Part |
ECAD Model |
Manufacturer |
Description |
Curated |
Datasheet Type |
PDF |
PDF Size |
Page count |
---|---|---|---|---|---|---|---|---|
74LS112 |
![]() |
Dual Negative-Edge-Triggered Master-Slave J-K Flip-Flop with Preset, Clear, and Complementary Outputs | Original | 52.84KB | 5 | |||
74LS112 | Hitachi Semiconductor | Dual J-K Negative-edge-triggered Flip-Flops(with Preset and Clear) | Original | 76.89KB | 7 | |||
74LS112 |
![]() |
DUAL JK NEGATIVE EDGE-TRIGGERED FLIP-FLOP | Original | 149.97KB | 4 | |||
74LS112 |
![]() |
DUAL J-K NEGATIVE-EDGE-TRIGGERED FLIP-FLOPS WITH PRESET AND CLEAR | Original | 309.88KB | 9 | |||
74LS112 |
![]() |
Full Line Condensed Catalogue 1977 | Scan | 64.04KB | 2 | |||
74LS112 | Raytheon | Dual J-K Negative-Edge-Triggered Flip-Flops | Scan | 122.15KB | 4 | |||
74LS112 |
![]() |
Dual J-K Edge-Triggered Flip-Flop | Scan | 130.59KB | 5 | |||
74LS112 |
![]() |
Dual J-K Edge Triggered Flip-Flop | Scan | 137.64KB | 5 | |||
74LS112 |
![]() |
Integrated Circuits Catalogue 1978/79 | Scan | 920.04KB | 27 | |||
74LS112C | Unknown | TTL Data Book 1980 | Scan | 67.56KB | 1 | |||
74LS112DC |
![]() |
Dual JK Negative Edge Triggered Flip-Flop | Scan | 64.86KB | 2 | |||
74LS112FC |
![]() |
Dual JK Negative Edge Triggered Flip-Flop | Scan | 64.86KB | 2 | |||
74LS112M | Unknown | TTL Data Book 1980 | Scan | 67.56KB | 1 | |||
74LS112PC |
![]() |
Dual JK Negative Edge Triggered Flip-Flop | Scan | 64.86KB | 2 |
74LS112 Datasheets Context Search
Catalog Datasheet |
Type |
Document Tags |
PDF |
---|---|---|---|
74LS112A
Abstract: 74LS112 SN54/74LS112A truth table NOT gate 74 SN54LSXXXJ SN74LSXXXD SN74LSXXXN JD16
|
Original |
SN54/74LS112A 74LS112A 74LS112 SN54/74LS112A truth table NOT gate 74 SN54LSXXXJ SN74LSXXXD SN74LSXXXN JD16 | |
74ls112 pin configuration
Abstract: 74ls112 function table 74LS112 74S112
|
OCR Scan |
74LS112, 1N916, 1N3064, 500ns 500ns 74ls112 pin configuration 74ls112 function table 74LS112 74S112 | |
Contextual Info: SN 54LS112A , S N 54S 112, SN 74LS112A , S N 74S 112A DUAL J-K NEGATIVE-EDGE-TRIGGERED FLIP FLOPS W ITH PRESET AND CLEAR D 2 6 6 1 . APRIL 1 9 8 2 - REVISED M A R C H 1 9 8 8 Fully Buffered to Offer Maximum Isolation from External Disturbance r a a SN 54LS 112A , SN 54S 112 . . . J OR W PACKAGE |
OCR Scan |
54LS112A 74LS112A | |
74ls112 pin diagram
Abstract: 74HC112
|
OCR Scan |
GD54/74HC112, GD54/74HCT112 54/74LS112. 74ls112 pin diagram 74HC112 | |
74ls112 pin diagram
Abstract: 74LS112 74ls112 pin configuration 74ls112 function table 74ls112 waveform 74LS 74S112 N74LS112D N74LS112N N74S112D
|
OCR Scan |
74LS112, 1N916, 1N3064, 500ns 74ls112 pin diagram 74LS112 74ls112 pin configuration 74ls112 function table 74ls112 waveform 74LS 74S112 N74LS112D N74LS112N N74S112D | |
Contextual Info: MITSUBISHI LSTTLs M 74LS112AP DUAL J-K N EG A TIVE EDGE-TRIGGERED F L IP FLOPS W IT H SET AND RESET DESCRIPTION The M 7 4L S 11 2A P is a semiconductor integrated circuit containing 2 J-K negative edge-triggered flip -flo p circuits w ith discrete terminals fo r clock input T , J and K inputs |
OCR Scan |
74LS112AP b2LHfl27 0013Sbl | |
Contextual Info: GD54/74LS112 DUAL J-K NEGATIVE EDGE-TRIGGERED FLIP FLOPS WITH SET AND RESET Features Pin C o n fig u ra tio n • Negative edge-triggering • Diode clamped inputs • Independent input/output terminals for each flip-flop. • Direct set and reset inputs • Q and Q outputs |
OCR Scan |
GD54/74LS112 | |
Contextual Info: 112 CONNECTION DIAGRAM P IN O U T A 54S/74S112 t1" 00 \/&4LS/74LS112 b DUAL JK NEGATIVE EDGE-TRIGGERED FLIP-FLOP DESCRIPTION — The '112 features individual J, K, C lo ck and asynchronous Set and C lear inputs to each flip-flop. When the clo ck goes HIGH, the inputs |
OCR Scan |
54S/74S112 4LS/74LS112 54/74LS 54/74S | |
74LS112AContextual Info: M MOTOROLA SN54/74LS112A DUAL JK NEGATIVE EDGE-TRIGGERED FLIP-FLOP The S N 54/74LS112A dual JK flip-flop features individual J, K, clock, and asynchronous set and clear inputs to each flip-flop. When the clock goes HIGH, the inputs are enabled and data will be accepted. The logic level of the |
OCR Scan |
SN54/74LS112A 54/74LS112A 74LS112A | |
74ls112 pin diagram
Abstract: 74ls112 pin configuration 74ls112 function table 74LS112 74S112 74ls112 waveform N74LS112N 1N916 74LS N74LS112D
|
OCR Scan |
74LS112, 1N916, 1N3064, 500ns 74ls112 pin diagram 74ls112 pin configuration 74ls112 function table 74LS112 74S112 74ls112 waveform N74LS112N 1N916 74LS N74LS112D | |
Contextual Info: LS TTL DN74LS Series D N 7 4 LS1 1 2 74LS112 i0 7 ^ IS ¡ ¡ ^ Dual J-K Negative Edge-Triggered Flip-Flops with Set and Reset H Description P -2 DN 74LS112 contains two negative-edge triggered J-K flipflop circuits, each w ith independent clock-CP, J, K, and |
OCR Scan |
DN74LS DN74LS112 74LS112 | |
74ls112a
Abstract: SN54/74LS112A SN54LSXXXJ SN74LSXXXD SN74LSXXXN
|
Original |
SN54/74LS112A 74LS112A SN54/74LS112A SN54LSXXXJ SN74LSXXXD SN74LSXXXN | |
8 pin dip j k flipflop ic
Abstract: 74LS112P 74LS112D 74LS112PC 74ls112 pin diagram
|
OCR Scan |
00b37fl7 T-lk-07-0 54S/74S112 54LS/74LS112 54/74S 54/74LS 8 pin dip j k flipflop ic 74LS112P 74LS112D 74LS112PC 74ls112 pin diagram | |
74LSOO
Abstract: PRESET 1M 1S2074 HD74LS112
|
OCR Scan |
HD74LS112. QQ14CI14 DG-14 06max 20-IU8 OG-16 DG-24 74LSOO PRESET 1M 1S2074 HD74LS112 | |
|
|||
M74LS112AP
Abstract: JK flip flop IC flip flop T Toggle flip flop IC T flip flop IC toggle type flip flop ic M74LS76AP 20-PIN 2V75V
|
OCR Scan |
M74LS112AP M74LS112AP 16-PIN 20-PIN JK flip flop IC flip flop T Toggle flip flop IC T flip flop IC toggle type flip flop ic M74LS76AP 2V75V | |
74LS112AContextual Info: M JW 0 T 0 f3 0 1 .X SN54/74LS112A D E S C R I P T I O N — The S N 5 4 L S /7 4 L S 1 1 2 A d u a l J K flip-flop features individual J, K, clock, and asynchronous set and clear inputs to each flip-flop. W h en the c lock goes HIGH, the inputs are enabled and data |
OCR Scan |
SN54/74LS112A 74LS112A | |
74LS412
Abstract: 74LS41 74ls112n 74LS112D 74ls112 pin configuration 74LS112
|
OCR Scan |
74LS112, 500ns 500ns 74LS412 74LS41 74ls112n 74LS112D 74ls112 pin configuration 74LS112 | |
74ls112 function tableContextual Info: TOSHIBA TC74HC112AP/AF/AFN TOSHIBA CMOS DIGITAL INTEGRATED CIRCUIT SILICON MONOLITHIC TC74HC112AP, TC74HC112AF, TC74HC112AFN Note The JEDEC SOP (FN) is not available in DUAL J - K FLIP-FLOP WITH PRESET AND CLEAR Japan The TC74HC112A is a high speed CMOS DUAL J - K FLIP |
OCR Scan |
TC74HC112AP/AF/AFN TC74HC112AP, TC74HC112AF, TC74HC112AFN TC74HC112A 16PIN DIP16-P-300-2 16PIN 200mil 74ls112 function table | |
74LS121
Abstract: ICM7216 7216A pin diagram of ic 74ls90 ICM7216a intersil 8 digit counter ICM7216A Rin 11c90 ICM7216B intersil frequency counter
|
Original |
ICM7216A, ICM7216B, ICM7216D 10MHz) ICM7216A ICM7216B 10MHz 74LS121 ICM7216 7216A pin diagram of ic 74ls90 ICM7216a intersil 8 digit counter Rin 11c90 intersil frequency counter | |
74LS112
Abstract: TC74HC112AF TC74HC112AFN TC74HC112AP 74ls112 function table
|
OCR Scan |
TC74HC112AP/AF/AFN TC74HC112AP, TC74HC112AF, TC74HC112AFN TC74HC112A 16PIN DIP16-P-300-2 75MAX 735TYP 74LS112 TC74HC112AF TC74HC112AFN TC74HC112AP 74ls112 function table | |
74ls121
Abstract: 7216B IC 74LS90 FEATURES ICM7216 Application note circuit diagram of moving LED counter display pin diagram of ic 74ls90 ICM7216B common anode digital display data sheet IC 74LS90 datasheet 74LS90
|
Original |
ICM7216B, ICM7216D 10MHz) ICM7216B 10MHz 74ls121 7216B IC 74LS90 FEATURES ICM7216 Application note circuit diagram of moving LED counter display pin diagram of ic 74ls90 common anode digital display data sheet IC 74LS90 datasheet 74LS90 | |
Contextual Info: 5QE D 44^503 G01341Q 5 HITACHI/ L0GIC/ARRAYS/MÉÎ1 0 H IT A C H I S e p t e m b e r , 1985 CMOS GATE ARRAYS i HD61 SERIES DESIGNER'S MANUAL AND PRODUCT SPECIFICATION HITACHI/ LOGIC/ARR'A YS/MEM SQE D • 4 4TLS03 0G13411 4 T -42-11-09 CMOS GATE ARRAYS HD61 SERIES |
OCR Scan |
G01341Q 4TLS03 0G13411 HD14070B 1407IB HD14556B HD14558B HD14560B HD14562B HD14072B | |
Contextual Info: TC74HC112AP/AF/AFN DUAL J -K F L I P - F L O P W I T H PRESET A N D C L E A R The TC74HC112A is a high speed C M O S D U A L J - K F L IP FLO P fa b rica ted w ith silicon gate C 2 M O S technology. It achieves the high speed operation s im ila r to equivalent L S T T L w h ile m a in tain in g the C M O S low power |
OCR Scan |
TC74HC112AP/AF/AFN TC74HC112A TC74HC112AP/AF/AFN-3 TC74HC112AP/AF/AFN-4 | |
Contextual Info: TOSHIBA TC74HC112AP/AF/AFN TOSHIBA CMOS DIGITAL INTEGRATED CIRCUIT SILICON MONOLITHIC TC74HC112AP, TC74HC112AF, TC74HC112AFN Note The JEDEC SOP (FN) is not available in DUAL J - K FLIP-FLOP WITH PRESET AND CLEAR Japan The TC74HC112A is a high speed CMOS DUAL J - K FLIP |
OCR Scan |
TC74HC112AP/AF/AFN TC74HC112AP, TC74HC112AF, TC74HC112AFN TC74HC112A 16PIN DIP16-P-300-2 16PIN 200mil |