NT5SV16M16AT
Abstract: NT5SV32M8AT NT5SV64M4AT
Text: NT5SV64M4AT NT5SV32M8AT NT5SV16M16AT NT5SV64M4AW NT5SV32M8AW NT5SV16M16AW 256Mb Synchronous DRAM Features • • • • • • • • • • • • • • • High Performance: -7K 3 CL=2 -75B, CL=3 -8B, CL=2 Units fCK Clock Frequency 133 133 100 MHz
|
Original
|
NT5SV64M4AT
NT5SV32M8AT
NT5SV16M16AT
NT5SV64M4AW
NT5SV32M8AW
NT5SV16M16AW
256Mb
NT5SV16M16AT
NT5SV32M8AT
NT5SV64M4AT
|
PDF
|
nt5sv32m8at-75b
Abstract: NT5SV16M16AT NT5SV32M8AT NT5SV64M4AT DRAMs
Text: NT5SV64M4AT NT5SV32M8AT NT5SV16M16AT NT5SV64M4AW NT5SV32M8AW NT5SV16M16AW 256Mb Synchronous DRAM Features • • • • • • • • • • • • • • • High Performance: -7K 3 CL=2 -75B, CL=3 -8B, CL=2 Units fCK Clock Frequency 133 133 100 MHz
|
Original
|
NT5SV64M4AT
NT5SV32M8AT
NT5SV16M16AT
NT5SV64M4AW
NT5SV32M8AW
NT5SV16M16AW
256Mb
nt5sv32m8at-75b
NT5SV16M16AT
NT5SV32M8AT
NT5SV64M4AT
DRAMs
|
PDF
|
Q61P-A2
Abstract: Q38B QX80 mitsubishi qy80 Q312B-E Q61P QJ71C24N-R4 q32cbl-3m QJ71BR11 Q38B-E
Text: MITSUBISHI ELECTRIC Programmable Logic Controllers MELSEC System Q Technical Catalogue 2004 The MELSEC System Q CPU Modules New Items 2004 Two new high-performance process modules have been added to the existing range of PLC CPU modules, the Q12 P HCPU and Q25(P)HCPU.
|
Original
|
Q00CPU
Q01CPU
QX82-S1,
Q64RD-G
Ni100
QJ71C24N
QJ71C24N-R2
136731-F,
IL-42160
D-40880
Q61P-A2
Q38B
QX80
mitsubishi qy80
Q312B-E
Q61P
QJ71C24N-R4
q32cbl-3m
QJ71BR11
Q38B-E
|
PDF
|
CY7C1299A
Abstract: No abstract text available
Text: 299A CY7C1299A 32K X 36 Dual I/O Dual Address Synchronous SRAM Features • • • • • • • • • • • • • • • • Fast clock speed: 100 and 83 MHz Fast Access Times: 5.0/6.0 ns Max. Single Clock Operation Single 3.3V –5% and +5% power supply VCC
|
Original
|
CY7C1299A
176-Pin
CY7C1299A
|
PDF
|
waveforms of single port asynchronous read and w
Abstract: CY7C1299A
Text: CY7C1299A 32K x 36 Dual I/O Dual Address Synchronous SRAM Features • • • • • • • • • • • • • • • • Fast clock speed: 100 and 83 MHz Fast access times: 5.0/6.0 ns max. Single clock operation Single 3.3V –5% and +5% power supply VCC
|
Original
|
CY7C1299A
176-pin
CY7C1299A
waveforms of single port asynchronous read and w
|
PDF
|
CY7C1299A
Abstract: CE2Y 126-196
Text: CY7C1299A 32K x 36 Dual I/O Dual Address Synchronous SRAM Features • • • • • • • • • • • • • • • • Fast clock speed: 100 and 83 MHz Fast access times: 5.0/6.0 ns max. Single clock operation Single 3.3V –5% and +5% power supply VCC
|
Original
|
CY7C1299A
176-pin
CY7C1299A
CE2Y
126-196
|
PDF
|
ay-13
Abstract: CY7C1299A
Text: CY7C1299A 32K x 36 Dual I/O Dual Address Synchronous SRAM Features • • • • • • • Fast clock speed: 100 and 83 MHz Fast access times: 5.0/6.0 ns max. Single clock operation Single 3.3V –5% and +5% power supply VCC Separate VCCQ for output buffer
|
Original
|
CY7C1299A
176-pin
CY7C1299A
ay-13
|
PDF
|
Untitled
Abstract: No abstract text available
Text: CY7C1299A 32K x 36 Dual I/O Dual Address Synchronous SRAM Features • • • • • • • Fast clock speed: 100 and 83 MHz Fast access times: 5.0/6.0 ns max. Single clock operation Single 3.3V –5% and +5% power supply VCC Separate VCCQ for output buffer
|
Original
|
CY7C1299A
176-pin
CY7C1299A
|
PDF
|
DQY33
Abstract: No abstract text available
Text: 301A PRELIMINARY CY7C1301A 256K X 36 Dual I/O Dual Address Synchronous SRAM Features • • • • • • • • • • • • • • • • Fast clock speed: 133, 100, and 83 MHz Fast Access Times: 4.0/5.0/6.0 ns Max. Single Clock Operation Single 3.3V –5% and +5% power supply VCC
|
Original
|
CY7C1301A
176-Pin
CY7C1301A
DQY33
|
PDF
|
CY7C1300A
Abstract: No abstract text available
Text: CY7C1300A 128K X 36 Dual I/O Dual Address Synchronous SRAM Features • • • • • • • • • • • • • • • • Fast clock speed: 100 and 83 MHz Fast access times: 5.0/6.0 ns max. Single clock operation Single 3.3V –5% and +5% power supply VCC
|
Original
|
CY7C1300A
176-pin
CY7C1300A
CY7C1301A
|
PDF
|
CE2X
Abstract: CY7C1301A TQFP24
Text: CY7C1301A 256K X 36 Dual I/O, Dual Address Synchronous SRAM Features • • • • • • • • • • • • • • • • Fast Clock Speed: 100 and 83 MHz Fast Access Times: 5.0/6.0 ns Max. Single Clock Operation Single 3.3V –5% and +5% power supply VCC
|
Original
|
CY7C1301A
176-Pin
CY7C1301A
133-MHz
to140
CE2X
TQFP24
|
PDF
|
CE1X
Abstract: CY7C1301A CE2Y
Text: CY7C1301A 256K X 36 Dual I/O, Dual Address Synchronous SRAM Features • • • • • • • • • • • • • • • • Fast Clock Speed: 100 and 83 MHz Fast Access Times: 5.0/6.0 ns Max. Single Clock Operation Single 3.3V –5% and +5% power supply VCC
|
Original
|
CY7C1301A
176-Pin
CY7C1301A
SR8-05076
133-MHz
to140
CE1X
CE2Y
|
PDF
|
Untitled
Abstract: No abstract text available
Text: 300A CY7C1300A 128K X 36 Dual I/O Dual Address Synchronous SRAM Features • • • • • • • • • • • • • • • • Fast clock speed: 100 and 83 MHz Fast access times: 5.0/6.0 ns max. Single clock operation Single 3.3V –5% and +5% power supply VCC
|
Original
|
CY7C1300A
176-pin
CY7C1300A
CY7C1301A
|
PDF
|
BY 199 equivalent
Abstract: "clock collision"
Text: ADVANCE INFORMATION GALVANTECH, INC. DUAL PORT SYNCHRONOUS SRAM GVT81256K36/GVT81128K36 256K/128K X 36 DUAL PORT SRAM 256K/128K X 36 SRAM +3.3V SUPPLY, FULLY REGISTERED TWO BI-DIRECTIONAL DATA BUSES FEATURES GENERAL DESCRIPTION • • • • • • •
|
Original
|
GVT81256K36/GVT81128K36
256K/128K
GVT81256K36/GVT81128K36
144x36/131
072x36
81256K36
BY 199 equivalent
"clock collision"
|
PDF
|
|
CY7C1300A
Abstract: No abstract text available
Text: CY7C1300A 128K X 36 Dual I/O Dual Address Synchronous SRAM Features • • • • • • • • • • • • • • • • Fast clock speed: 100 and 83 MHz Fast access times: 5.0/6.0 ns max. Single clock operation Single 3.3V –5% and +5% power supply VCC
|
Original
|
CY7C1300A
176-pin
CY7C1300A
CY7C1301A
|
PDF
|
NT5SV32M4CT-75B
Abstract: NT5SV16M8CT NT5SV32M4CT NT5SV8M16CT
Text: NT5SV32M4CT NT5SV16M8CT NT5SV8M16CT 128Mb Synchronous DRAM Features • High Performance: -7K 3 CL=2 -75B, CL=3 -8B, CL=2 Units fCK Clock Frequency 133 133 100 MHz tCK Clock Cycle 7.5 7.5 10 ns tAC Clock Access Time1 — — — ns tAC Clock Access Time2 5.4
|
Original
|
NT5SV32M4CT
NT5SV16M8CT
NT5SV8M16CT
128Mb
NT5SV32M4CT-75B
NT5SV16M8CT
NT5SV32M4CT
NT5SV8M16CT
|
PDF
|
DQY32
Abstract: No abstract text available
Text: ADVANCE INFORMATION GVT8132P36 32K X 36 PIPELINED SRAM GALVANTECH, INC. DUAL I/O DUAL ADDRESS SYNCHRONOUS SRAM 32K X 36 SRAM +3.3V SUPPLY, FULLY REGISTERED TWO BI-DIRECTIONAL DATA BUSES FEATURES GENERAL DESCRIPTION • • • • • • • The GVT8132P36 SRAM integrates 32,768 x 36 SRAM
|
Original
|
GVT8132P36
GVT8132P36
8132P36
access/10
access/12
DQY32
|
PDF
|
BL460
Abstract: 2001hi NT5SV16M16AT-75B transistor t20 nt5sv32m8at-75b NT5SV16M16AT NT5SV32M8AT NT5SV64M4AT
Text: NT5SV64M4AT L NT5SV32M8AT(L) NT5SV16M16AT(L) 256Mb Synchronous DRAM Features • • • • • • • • • • • • • High Performance: -7K 3 CL=2 -75B, CL=3 -8B, CL=2 Units fCK Clock Frequency 133 133 100 MHz tCK Clock Cycle 7.5 7.5 10 ns —
|
Original
|
NT5SV64M4AT
NT5SV32M8AT
NT5SV16M16AT
256Mb
BL460
2001hi
NT5SV16M16AT-75B
transistor t20
nt5sv32m8at-75b
|
PDF
|
transistor marking code 325
Abstract: BSP110 marking r8v
Text: • 1^53^31 0G25502 flS5 H A P X N AMER PHILIPS/ DIS CRETE BSP110 fc>7E D N-CHANNEL ENHANCEMENT MODE VERTICAL D-MOS TRANSISTOR N-channel enhancement mode vertical D-MOS transistor in a m iniature SOT223 envelope and designed fo r use in telephone ringer circuits and fo r application w ith relay, high-speed and line transformer
|
OCR Scan
|
0G25502
BSP110
OT223
7Z94040
transistor marking code 325
BSP110
marking r8v
|
PDF
|
AX4 Transistor
Abstract: No abstract text available
Text: 1 9 -11 36 : R ev 0 :9 /9 6 Quad, L o w - V o l t a g e , SPST A n a l o g S w i t c h e s Features ♦ +2V to +1 2V S ingle S u p p ly ± 2 V to ± 6 V Dual S u p p li e s ♦ 1 OOii S ignal P ath s with ± 5 V S u p p li e s ♦ L o w P o w e r C o n s u m p t io n , <1p W
|
OCR Scan
|
AX4521/M
AX4522/M
AX4523
MAX4521
MAX4522
AX4 Transistor
|
PDF
|
Untitled
Abstract: No abstract text available
Text: 19-3961; Rev 0; 1/99 jy\JY X A JV \ 2.50, Quad, SPST, CMOS Analog Switches _ F e a t u r e s The MAX4601/MAX4602/MAX4603 quad analog switches feature low on-resistance of 2 .50 max. On-resistance is m atched betw een sw itche s to 0.5Q. max and is flat
|
OCR Scan
|
MAX4601/MAX4602/MAX4603
|
PDF
|
MAX485
Abstract: MAX14873 AX483EPA AX1487 AX485CPA AX485ESA AX487
Text: 19-0122; Rev 4; i L o w -P o w er, S le w -R a te -L im ite d R S -4 8 5 /R S -4 2 2 T ra n s c e iv e rs These transceivers draw between 120[jA and 500pA of supply current when unloaded or fully loaded with disabled drivers. Additionally, the MAX481, MAX483, and MAX487
|
OCR Scan
|
MAX481,
MAX483,
MAX485,
MAX487-MAX491,
RS-485
RS422
MAX487,
MAX488,
MAX489
MAX485
MAX14873
AX483EPA
AX1487
AX485CPA
AX485ESA
AX487
|
PDF
|
DG1805
Abstract: DG181 SILICONIX DG182BA DG180AP
Text: DG180/181/182 s*conix High-Speed Drivers with Dual SPST JFET Switches Features Benefits • Constant On-Resistance Over Entire Analog Range • Low Leakage • Low Crosstalk • Rad Hardness • • • • • Applications Low Distortion Eliminates Large Signal Errors
|
OCR Scan
|
DG180/181/182
DG180/181/182
DG180
DG181
DG182
P-32167--Rev.
DG1805
DG181 SILICONIX
DG182BA
DG180AP
|
PDF
|
Stag ppz
Abstract: 20L8D PLQ20R4-5A PLQ20L8-5A 20L8
Text: Philips Components-Signetics PLQ20R8-5 Series D ocum en t N o. EC N N o. D ate o f Issue June 1990 S tatus Preliminary Specification PAL -type devices 20L8, 20R8, 20R6, 20R4 Programmable Logic Devices FEATURES DESCRIPTION • Ultra high-speed The Signetics P LQ 20XX family consists
|
OCR Scan
|
PLQ20R8-5
24-pin
28-Pin
1B/27
ZL30/30A
30A31
20L8-7/20L8D
20R8-7/20R8D
20R6-7/20R6D
Stag ppz
20L8D
PLQ20R4-5A
PLQ20L8-5A
20L8
|
PDF
|