Please enter a valid full or partial manufacturer part number with a minimum of 3 letters or numbers

    CY2SSTV855ZXI Search Results

    CY2SSTV855ZXI Datasheets (4)

    Part ECAD Model Manufacturer Description Curated Datasheet Type PDF
    CY2SSTV855ZXI Cypress Semiconductor IC PLL CLOCK BUFFER SNGL 60 TO 170MHZ Original PDF
    CY2SSTV855ZXI Silicon Laboratories Clock/Timing - Application Specific, Integrated Circuits (ICs), IC CLK BUF DDR 170MHZ 1CIRC Original PDF
    CY2SSTV855ZXIT Cypress Semiconductor IC PLL CLOCK BUFFER SNGL 60 TO 170MHZ 2.5V Original PDF
    CY2SSTV855ZXIT Silicon Laboratories Clock/Timing - Application Specific, Integrated Circuits (ICs), IC CLK BUF DDR 170MHZ 1CIRC Original PDF

    CY2SSTV855ZXI Datasheets Context Search

    Catalog Datasheet MFG & Type PDF Document Tags

    CY2SSTV855ZXCT

    Abstract: CY2SSTV855 CY2SSTV855ZC CY2SSTV855ZCT CY2SSTV855ZI CY2SSTV855ZIT CY2SSTV855ZXI CY2SSTV855ZXIT
    Text: CY2SSTV855 Differential Clock Buffer/Driver Features Functional Description • Phase-locked loop PLL clock distribution for Double Data Rate Synchronous DRAM applications • 1:5 differential outputs • External feedback pins (FBINT, FBINC) are used to


    Original
    PDF CY2SSTV855 28-pin CY2SSTV855 CY2SSTV855ZXCT CY2SSTV855ZC CY2SSTV855ZCT CY2SSTV855ZI CY2SSTV855ZIT CY2SSTV855ZXI CY2SSTV855ZXIT

    CY2SSTV855ZXCT

    Abstract: CY2SSTV855ZCT CY2SSTV855ZI CY2SSTV855ZIT CY2SSTV855ZXI CY2SSTV855ZXIT CY2SSTV855 CY2SSTV855ZC
    Text: CY2SSTV855 Differential Clock Buffer/Driver Features Functional Description • Phase-locked loop PLL clock distribution for Double Data Rate Synchronous DRAM applications • 1:5 differential outputs • External feedback pins (FBINT, FBINC) are used to


    Original
    PDF CY2SSTV855 28-pin CY2SSTV855 CY2SSTV855ZXCT CY2SSTV855ZCT CY2SSTV855ZI CY2SSTV855ZIT CY2SSTV855ZXI CY2SSTV855ZXIT CY2SSTV855ZC

    Untitled

    Abstract: No abstract text available
    Text: CY2SSTV855 Differential Clock Buffer/Driver Features Functional Description • Phase-locked loop PLL clock distribution for Double Data Rate Synchronous DRAM applications • 1:5 differential outputs • External feedback pins (FBINT, FBINC) are used to


    Original
    PDF CY2SSTV855 28-pin CY2SSTV855

    Untitled

    Abstract: No abstract text available
    Text: CY2SSTV855 Differential Clock Buffer/Driver Features Functional Description • Phase-locked loop PLL clock distribution for Double Data Rate Synchronous DRAM applications • 1:5 differential outputs • External feedback pins (FBINT, FBINC) are used to


    Original
    PDF CY2SSTV855 28-pin CY2SSTV855

    CY2SSTV855ZXCT

    Abstract: CY2SSTV855 CY2SSTV855ZC CY2SSTV855ZCT CY2SSTV855ZI CY2SSTV855ZIT CY2SSTV855ZXI CY2SSTV855ZXIT
    Text: CY2SSTV855 Differential Clock Buffer/Driver Features Functional Description • Phase-locked loop PLL clock distribution for Double Data Rate Synchronous DRAM applications • 1:5 differential outputs • External feedback pins (FBINT, FBINC) are used to


    Original
    PDF CY2SSTV855 28-pin CY2SSTV855 CY2SSTV855ZXCT CY2SSTV855ZC CY2SSTV855ZCT CY2SSTV855ZI CY2SSTV855ZIT CY2SSTV855ZXI CY2SSTV855ZXIT

    CY2SSTV855ZXCT

    Abstract: CY2SSTV855 CY2SSTV855ZC CY2SSTV855ZCT CY2SSTV855ZI CY2SSTV855ZIT CY2SSTV855ZXI CY2SSTV855ZXIT
    Text: CY2SSTV855 Differential Clock Buffer/Driver Features Functional Description • Phase-locked loop PLL clock distribution for Double Data Rate Synchronous DRAM applications • 1:5 differential outputs • External feedback pins (FBINT, FBINC) are used to


    Original
    PDF CY2SSTV855 28-pin CY2SSTV855 CY2SSTV855ZXCT CY2SSTV855ZC CY2SSTV855ZCT CY2SSTV855ZI CY2SSTV855ZIT CY2SSTV855ZXI CY2SSTV855ZXIT

    Untitled

    Abstract: No abstract text available
    Text: CY2SSTV855 Differential Clock Buffer/Driver Features Functional Description • Phase-locked loop PLL clock distribution for Double Data Rate Synchronous DRAM applications • 1:5 differential outputs • External feedback pins (FBINT, FBINC) are used to


    Original
    PDF CY2SSTV855 28-pin CY2SSTV855