IS42VS16100E
Abstract: 42VS16100E IS42VS16100E-75BLI
Text: IS42VS16100E 512K Words x 16 Bits x 2 Banks 16Mb SYNCHRONOUS DYNAMIC RAM FEATURES • Clock frequency: 133, 100, 83 MHz • Fully synchronous; all signals referenced to a positive clock edge • Two banks can be operated simultaneously and independently • Dual internal bank controlled by A11
|
Original
|
IS42VS16100E
4000-mil
60-ball
400-mil
IS42VS16100E
42VS16100E
IS42VS16100E-75BLI
|
PDF
|
AS8S512K3
Abstract: No abstract text available
Text: ADVANCED iPEM 64 Mb ASYNC SRAM AS8S2M32PEC 64Mb, 2Mx32 CMOS 3.3V, High Speed Static RAM Integrated Plastic Encapsulated Microcircuit FEATURES DESCRIPTION Integrated Real-Time Memory Array Solution No latency or refresh cycles Parallel Read/Write Interface
|
Original
|
AS8S2M32PEC
2Mx32
M0-47AE
AS8S2M32
AS8S2M32PEC
AS8S512K3
|
PDF
|
AS4SD32M16
Abstract: No abstract text available
Text: SDRAM AS4SD32M16 512Mb: 32 Meg x 16 SDRAM PIN ASSIGNMENT Top View Synchronous DRAM Memory 54-Pin TSOP FEATURES • Full Military temp (-55°C to 125°C) processing available • Configuration: 32 Meg x 16 (8 Meg x 16 x 4 banks) • Fully synchronous; all signals registered on positive
|
Original
|
AS4SD32M16
512Mb:
192-cycle
-40oC
-55oC
125oC
AS4SD32M16
|
PDF
|
Untitled
Abstract: No abstract text available
Text: iPEM 2.4Gb SDRAM-DDR AS4DDR32M72PBG1 32Mx72 DDR SDRAM iNTEGRATED Plastic Encapsulated Microcircuit FEATURES BENEFITS DDR SDRAM Data Rate = 200, 250, 266, 333Mbps Package: • 208 Plastic Ball Grid Array PBGA , 16 x 23mm-1.0mm pitch 2.5V ±0.2V core power supply
|
Original
|
AS4DDR32M72PBG1
32Mx72
333Mbps
23mm-1
208-PBGA
|
PDF
|
Untitled
Abstract: No abstract text available
Text: SDRAM AS4SD8M16 128 Mb: 8 Meg x 16 SDRAM PIN ASSIGNMENT Top View Synchronous DRAM Memory 54-Pin TSOP FEATURES • • • • • • • • • • • • • • Full Military temp (-55°C to 125°C) processing available Copper lead frame option for enhanced reliability
|
Original
|
AS4SD8M16
096-cycle
-40oC
-55oC
125oC
AS4SD8M16
|
PDF
|
w19b320
Abstract: No abstract text available
Text: W19B320AT/B Data Sheet 4M x 8/2M × 16 BITS 3V FLEXIBLE BANK FLASH MEMORY Table of Contents1. GENERAL DESCRIPTION . 4 2. FEATURES . 4
|
Original
|
W19B320AT/B
w19b320
|
PDF
|
M29W320DT
Abstract: M29W320D M29W320DB TFBGA48
Text: M29W320DT M29W320DB 32 Mbit 4Mb x8 or 2Mb x16, Boot Block 3V Supply Flash Memory FEATURES SUMMARY • SUPPLY VOLTAGE Figure 1. Packages – VCC = 2.7V to 3.6V for Program, Erase and Read – VPP =12V for Fast Program (optional) ■ ACCESS TIME: 70, 90ns
|
Original
|
M29W320DT
M29W320DB
TSOP48
TFBGA63
TFBGA48
M29W320DT
M29W320D
M29W320DB
TFBGA48
|
PDF
|
NT5TU128M8DE
Abstract: NT5TU64M16DG nt5tu64m16dg-Bd NT5TU128M8DE-BD NT5TU256M4DE nt5tu64m NT5TU64M16 NT5TU64M16DG-3C NT5TU64M16DG-3CI NT5TU64M16DG-BE
Text: NT5TU256M4DE / NT5TU128M8DE / NT5TU64M16DG NT5TB256M4DE / NT5TB128M8DE / NT5TB64M16DG 1Gb DDR2 SDRAM Feature CAS Latency Frequency -37B/-37BI -3C/-3CI -AD/-ADI -AC/-ACI/-ACL -BE -BD DDR2-533 DDR2-667 DDR2-800 DDR2-800 DDR2-1066 DDR2-1066 4-4-4 5-5-5 6-6-6
|
Original
|
NT5TU256M4DE
NT5TU128M8DE
NT5TU64M16DG
NT5TB256M4DE
NT5TB128M8DE
NT5TB64M16DG
-37B/-37BI
DDR2-533
DDR2-667
DDR2-800
NT5TU64M16DG
nt5tu64m16dg-Bd
NT5TU128M8DE-BD
nt5tu64m
NT5TU64M16
NT5TU64M16DG-3C
NT5TU64M16DG-3CI
NT5TU64M16DG-BE
|
PDF
|
nt5tu128m8de-ac
Abstract: NT5TU64M16DG-AD NT5TU128M8DE-AD NT5TU256M4DE NT5TU128M8DE NT5TU64M16DG NT5TU64M16DG-3C Nanya NT5TU64M16DG
Text: NT5TU256M4DE / NT5TU128M8DE / NT5TU64M16DG 1Gb DDR2 SDRAM Preliminary Edition Features CAS Latency and Frequency Speed Sorts -37B DDR2 -533 -3C DDR2 -667 -AD DDR2 -800 -AC DDR2 -800 Units Bin CL-tRCD-TRP 4-4-4 5-5-5 6-6-6 5-5-5 tck max. Clock Frequency 266
|
Original
|
NT5TU256M4DE
NT5TU128M8DE
NT5TU64M16DG
nt5tu128m8de-ac
NT5TU64M16DG-AD
NT5TU128M8DE-AD
NT5TU64M16DG
NT5TU64M16DG-3C
Nanya NT5TU64M16DG
|
PDF
|
NT5DS8M16FS-5T
Abstract: NT5DS8M16FS-6K NT5DS8
Text: NT5DS8M16FT NT5DS8M16FS 128Mb DDR SDRAM Features • DLL aligns DQ and DQS transitions with CK transitions • Commands entered on each positive CK edge; data and data mask referenced to both edges of DQS • Burst lengths: 2, 4, or 8 • CAS Latency: 2 & 2.5 for 6K, 2, 2.5, & 3 for 5T
|
Original
|
NT5DS8M16FT
NT5DS8M16FS
128Mb
NT5DS8M16FS-5T
NT5DS8M16FS-6K
NT5DS8
|
PDF
|
Nanya nt5ds8m16fs
Abstract: NT5DS8M16FS NT5DS8M16FT-5TI NT5DS8M16FS-5T DDR333 DDR400 NT5DS8M16 NT5DS8M16FT-6KI NT5DS8M16FT
Text: NT5DS8M16FT-5TI NT5DS8M16FS-5TI NT5DS8M16FT-6KI NT5DS8M16FS-6KI 128Mb DDR SDRAM Features • DLL aligns DQ and DQS transitions with CK transitions • Commands entered on each positive CK edge; data and data mask referenced to both edges of DQS • Burst lengths: 2, 4, or 8
|
Original
|
NT5DS8M16FT-5TI
NT5DS8M16FS-5TI
NT5DS8M16FT-6KI
NT5DS8M16FS-6KI
128Mb
Nanya nt5ds8m16fs
NT5DS8M16FS
NT5DS8M16FT-5TI
NT5DS8M16FS-5T
DDR333
DDR400
NT5DS8M16
NT5DS8M16FT-6KI
NT5DS8M16FT
|
PDF
|
NT5DS8M16FS-5T
Abstract: NT5DS8M16FS-6K NT5DS8M16 NT5DS8M16FS
Text: NT5DS8M16FT NT5DS8M16FS 128Mb DDR SDRAM Features • DLL aligns DQ and DQS transitions with CK transitions • Commands entered on each positive CK edge; data and data mask referenced to both edges of DQS • Burst lengths: 2, 4, or 8 • CAS Latency: 2 & 2.5 for 6K, 2, 2.5, & 3 for 5T
|
Original
|
NT5DS8M16FT
NT5DS8M16FS
128Mb
NT5DS8M16FS-5T
NT5DS8M16FS-6K
NT5DS8M16
NT5DS8M16FS
|
PDF
|
NT5DS16M16BF-6K
Abstract: NT5DS32M8BT NT5DS16M16BT-6K NT5DS16M16BT NT5DS64M4BT NT5DS32M
Text: NT5DS64M4BT NT5DS32M8BT NT5DS16M16BT NT5DS64M4BF NT5DS32M8BF NT5DS16M16BF NT5DS64M4BS NT5DS32M8BS NT5DS16M16BS NT5DS64M4BG NT5DS32M8BG NT5DS16M16BG 256Mb DDR SDRAM Features • Data mask DM for write data • DLL aligns DQ and DQS transitions with CK transitions
|
Original
|
NT5DS64M4BT
NT5DS32M8BT
NT5DS16M16BT
NT5DS64M4BF
NT5DS32M8BF
NT5DS16M16BF
NT5DS64M4BS
NT5DS32M8BS
NT5DS16M16BS
NT5DS64M4BG
NT5DS16M16BF-6K
NT5DS32M8BT
NT5DS16M16BT-6K
NT5DS16M16BT
NT5DS64M4BT
NT5DS32M
|
PDF
|
K4T51043QB-GCCC
Abstract: K4T51043QB-GCE6 K4T51043QB-GLE6
Text: Preliminary DDR2 SDRAM 512Mb B-die DDR2 SDRAM 512Mb B-die DDR2 SDRAM Specification Version 0.91 September 2003 Rev. 0.91 Sep. 2003 Page 1 of 38 Preliminary DDR2 SDRAM 512Mb B-die DDR2 SDRAM Contents 1. Key Feature 2. Package Pinout/Mechnical Dimension & Addressing
|
Original
|
512Mb
K4T51043QB-GCCC
K4T51043QB-GCE6
K4T51043QB-GLE6
|
PDF
|
|
09005aef811ce1d5
Abstract: MT48LC2M32B2 MT48LC2M32B2TG-7G
Text: 64Mb: x32 SDRAM SYNCHRONOUS DRAM MT48LC2M32B2 - 512K x 32 x 4 banks For the latest data sheet, please refer to the Micron Web site: www.micron.com/sdramds FEATURES • PC100 functionality • Fully synchronous; all signals registered on positive edge of system clock
|
Original
|
MT48LC2M32B2
PC100
096-cycle
09005aef811ce1fe/Source:
09005aef811ce1d5
64MSDRAMx32
09005aef811ce1d5
MT48LC2M32B2TG-7G
|
PDF
|
MT48LC8M32LFB5
Abstract: D9CDF MT48H8M32LFB5-75 IT mt48h8m32lff5-8 MT48H8M32LFB5-75 MT48H8M32LF MT48V8M32LFB5-10 MT48LC8M32LFB5-8 stop mt48h8m32lfb5 rev g
Text: 256Mb: x32 Mobile SDRAM Features Mobile SDRAM MT48LC8M32LF, MT48V8M32LF, MT48H8M32LF - 2 Meg x 32 x 4 banks For the latest data sheet, refer to Micron’s Web site: www.micron.com/products/dram/mobile Features • • • • • • • • • • • •
|
Original
|
256Mb:
MT48LC8M32LF,
MT48V8M32LF,
MT48H8M32LF
90-ball
09005aef80d460f2/Source:
09005aef80cd8d41
256Mb
MT48LC8M32LFB5
D9CDF
MT48H8M32LFB5-75 IT
mt48h8m32lff5-8
MT48H8M32LFB5-75
MT48V8M32LFB5-10
MT48LC8M32LFB5-8 stop
mt48h8m32lfb5 rev g
|
PDF
|
256mb ddr333 200 pin
Abstract: DDR266 DDR266A DDR266B DDR333 K4H560438D-GC K4H561638D
Text: 256Mb DDR SDRAM Key Features • Double-data-rate architecture; two data transfers per clock cycle • Bidirectional data strobe DQS • Four banks operation • Differential clock inputs(CK and CK) • DLL aligns DQ and DQS transition with CK transition
|
Original
|
256Mb
8K/64ms
256mb ddr333 200 pin
DDR266
DDR266A
DDR266B
DDR333
K4H560438D-GC
K4H561638D
|
PDF
|
tr8c
Abstract: TMS28F200
Text: TMS28F20ÛBZT, TMS28F200BZB 262144 BY 8-BIT/131072 BY 16-BIT BOOT-BLOCK FLASH MEMORIES SWS2dOO - JUNE 1 9 9 4 - REVISED SEPTEMBER 1997 • ■ I I I • • • • • • • • • • Organization . . . 262144 by 8 bits 131072 by 16 bits Array-Blocking Architecture
|
OCR Scan
|
TMS28F20
TMS28F200BZB
8-BIT/131072
16-BIT
96K-Byte
128K-Byte
16K-Byte
28F200B2x70
28F200BZX80
28F200BZX90
tr8c
TMS28F200
|
PDF
|
Video RAM
Abstract: TMS55165
Text: TMS55165 262144 BY 16-BIT MULTIPORT VIDEO RAM SMVS165B-AUGUST1992-flEVISED JANUARY 1993 DGH PACKAGEt TOP VIEW DRAM : 262 144 Words x 16 Bits SAM: 256 Words x 16 Bits Dual Port Accessibility - Simultaneous and Asynchronous Access From the DRAM and SAM Ports
|
OCR Scan
|
TMS55165
16-BIT
SMVS165B-AUGUST1992-flEVISED
SMVS165B-AUGUST1992-REVISED
16-BIT
Video RAM
|
PDF
|
lm814
Abstract: ID32-001
Text: TOSHIBA TC59LM814/06BFT-22,-24,-30 TENTATIVE TOSHIBA MOS DIGITAL INTEGRATED CIRCUIT SILICON MONOLITHIC 4,194,304-WORDSX4BANKSX16-BITS DOUBLE DATA RATE FAST CYCLE RAM 8,388,608-WORDSX4BANKSX8-BITS DOUBLE DATA RATE FAST CYCLE RAM DESCRIPTION TC59LM814/06BFT are a CMOS Double Data Rate Fast Cycle Random Access Memory DDR
|
OCR Scan
|
TC59LM814/06BFT-22
TC59LM814/06BFT
TC59LM814BFT
304-words
TC59LM806BFT
LM814/06B
FT-22
lm814
ID32-001
|
PDF
|
00F1H
Abstract: No abstract text available
Text: • v p a c _MX29F1 610 1 B M -B IT C 2 M x S / 1 M x 1 6 C M O S S IN G U E V O L T A G E F L A S H E E P R O M FEATURES • • • • • • • • • 5V ± 10% write and erase JEDEC-standard EEPROM commands Minimum 1,000/10,000 write/erase cycles
|
OCR Scan
|
MX29F1
100/120/150ns
-100mA
100mA
100ns
00F1H
|
PDF
|
Untitled
Abstract: No abstract text available
Text: TMS55160 262144 BY 16-BIT MULTIPORT VIDEO RAM SMVS160B-AUGUST1992-REVISED JANUARY 1993 * * * * * DGH PACKAGEt DRAM : 262144 Words x 16 Bits SAM: 256 Words x 16 Bits TOP VIEW Dual Port Accessibility - Simultaneous and Asynchronous Access From the DRAM and
|
OCR Scan
|
TMS55160
16-BIT
SMVS160B-AUGUST1992-REVISED
16-Blt
77Q01
|
PDF
|
Untitled
Abstract: No abstract text available
Text: TMS416160, TMS416160P 1 048 576-WORD BY 16-BIT HIGH-SPEED DYNAMIC RANDOM-ACCESS MEMORIES SMKS660-DECEMBER 1992 Organization. . . 1 048 576 x 16 RE P A C K A G E t DC P A C K AG E t TOP VIEW (TOP VIEW) Single 5-V Supply (10% Tolerance) '416160/P-60 '416160/P-70
|
OCR Scan
|
TMS416160,
TMS416160P
576-WORD
16-BIT
SMKS660-DECEMBER
416160/P-60
416160/P-70
416160/P-80
|
PDF
|
TME 87 0D
Abstract: No abstract text available
Text: SIEMENS 3.3V 8M x 64-Bit EDO-DRAM Module 3.3V 8M x 72-Bit EDO-DRAM Module HYM64V8005GU-50/-60 HYM64V8045GU-50/-60 HYM72V8005GU-50/-60 HYM72V8045GU-50/-60 168pin unbuffered DIMM Module with serial presence detect * 168 Pin JEDEC Standard, Unbuffered 8 Byte Dual In-Line Memory Module
|
OCR Scan
|
64-Bit
72-Bit
168pin
HYM64V8005GU-50/-60
HYM64V8045GU-50/-60
HYM72V8005GU-50/-60
HYM72V8045GU-50/-60
DM168-13
TME 87 0D
|
PDF
|