XC6LX240T-FF1156
Abstract: virtex GTH AMBA AXI kintex 7 AMBA file write AXI verilog code aurora GTX virtex-7 XC6LX240T AMBA AXI4 verilog code 64B66B
Text: LogiCORE IP Aurora 64B/66B v7.1 DS815 April 24, 2012 Product Specification Introduction LogiCORE IP Facts Table The LogiCORE IP Aurora 64B/66B core supports the AMBA protocol AXI4-Stream user interface. It implements the Aurora 64B/66B protocol using the
|
Original
|
64B/66B
DS815
XC6LX240T-FF1156
virtex GTH
AMBA AXI
kintex 7
AMBA file write AXI verilog code
aurora GTX
virtex-7
XC6LX240T
AMBA AXI4 verilog code
64B66B
|
PDF
|
xcf128x
Abstract: UG628 UG438 v3.0 FPGA Virtex 6 SX475 UG360 frame_ecc BGA LX760 fpga radiation spi flash programmer schematic
Text: Virtex-6 FPGA Configuration User Guide UG360 v3.0 January 18, 2010 Xilinx is disclosing this user guide, manual, release note, and/or specification (the "Documentation") to you solely for use in the development of designs to operate with Xilinx hardware devices. You may not reproduce, distribute, republish, download, display, post, or transmit the
|
Original
|
UG360
xcf128x
UG628
UG438 v3.0
FPGA Virtex 6
SX475
UG360
frame_ecc
BGA LX760
fpga radiation
spi flash programmer schematic
|
PDF
|
NUMONYX xilinx bpi P30 virtex-6
Abstract: FPGA Virtex 6 S29GLXXXP UG360 sha256 LX240T frame_ecc M25P128 NUMONYX j3d datasheet and pin diagram of IC 7491
Text: Virtex-6 FPGA Configuration User Guide UG360 v3.2 November 1, 2010 Xilinx is disclosing this user guide, manual, release note, and/or specification (the "Documentation") to you solely for use in the development of designs to operate with Xilinx hardware devices. You may not reproduce, distribute, republish, download, display, post, or transmit the
|
Original
|
UG360
NUMONYX xilinx bpi P30 virtex-6
FPGA Virtex 6
S29GLXXXP
UG360
sha256
LX240T
frame_ecc
M25P128
NUMONYX j3d
datasheet and pin diagram of IC 7491
|
PDF
|
DSP48E1
Abstract: XC6VLX240T-1FFG1156C Virtex 6 VIRTEX-6 UG365 XC6VLX240T-1FFG1156 XC6VLX130T VIRTEX-6 UG362 XC6VLX240T FF1759 VIRTEX-6 UG360
Text: 9 Virtex-6 Family Overview DS150 v1.2 June 24, 2009 Advance Product Specification General Description The Virtex -6 family provides the newest, most advanced features in the FPGA market. Using the third generation ASMBL (Advanced Silicon Modular Block) column-based architecture, the Virtex-6 family contains multiple distinct sub-families. This overview covers the
|
Original
|
DS150
DSP48E1
UG370)
UG361)
UG362)
UG363)
UG364)
XC6VLX240T-1FFG1156C
Virtex 6
VIRTEX-6 UG365
XC6VLX240T-1FFG1156
XC6VLX130T
VIRTEX-6 UG362
XC6VLX240T
FF1759
VIRTEX-6 UG360
|
PDF
|
XC6VLX240T-1FFG1156
Abstract: xc6vlx195t iodelay for adc parallel data and fpga interface VIRTEX-6 FFG1760 XC6VLX240T-1FFG1156C FF484
Text: 10 Virtex-6 Family Overview DS150 v2.0 September 16, 2009 Advance Product Specification General Description The Virtex -6 family provides the newest, most advanced features in the FPGA market. Virtex-6 FPGAs are the programmable silicon foundation for Targeted Design Platforms that deliver integrated software and hardware components to enable designers to focus on
|
Original
|
DS150
DSP48E1
UG369)
UG368)
XC6VLX760.
UG370)
UG373)
XC6VLX240T-1FFG1156
xc6vlx195t
iodelay for adc parallel data and fpga interface
VIRTEX-6
FFG1760
XC6VLX240T-1FFG1156C
FF484
|
PDF
|
XC6VLX240T-1FFG1156
Abstract: XC6VLX760 XC6VLX240T-1FFG DSP48E1 Virtex Analog to Digital Converter XC6VLX240T-1FFG1156C DS150 SRL16 XC6VLX130T XC6VLX195T
Text: → 11 Virtex-6 Family Overview DS150 v2.3 March 24, 2011 Preliminary Product Specification General Description The Virtex -6 family provides the newest, most advanced features in the FPGA market. Virtex-6 FPGAs are the programmable silicon foundation for Targeted Design Platforms that deliver integrated software and hardware components to enable designers to focus on
|
Original
|
DS150
XC6VLX760.
UG373)
UG363)
UG364)
XC6VLX240T-1FFG1156
XC6VLX760
XC6VLX240T-1FFG
DSP48E1
Virtex Analog to Digital Converter
XC6VLX240T-1FFG1156C
DS150
SRL16
XC6VLX130T
XC6VLX195T
|
PDF
|
UG365
Abstract: UG-361 XC6VLX240T UG365 XC6VLX240T-1FFG1156 DSP48E1 VIRTEX-6 UG362 write operation using ram in fpga xc6vlx240t VIRTEX-6 UG373 frequency detection using FPGA
Text: → 11 Virtex-6 Family Overview DS150 v2.4 January 19, 2012 Product Specification General Description The Virtex -6 family provides the newest, most advanced features in the FPGA market. Virtex-6 FPGAs are the programmable silicon foundation for Targeted Design Platforms that deliver integrated software and hardware components to enable designers to focus on
|
Original
|
DS150
DSP48E1
UG369)
UG368)
XC6VLX760.
UG370)
UG373)
UG365
UG-361
XC6VLX240T UG365
XC6VLX240T-1FFG1156
VIRTEX-6 UG362
write operation using ram in fpga
xc6vlx240t
VIRTEX-6 UG373
frequency detection using FPGA
|
PDF
|
DSP48E1
Abstract: FPGA Virtex 6 LXT virtex 6 XC6VSX475T XC6VLX240T-1FFG1156 "Binary Multipliers" UG-361 virtex+6 UG366 1000BASE-X DS150
Text: 11 Virtex-6 Family Overview DS150 v2.1 November 6, 2009 Advance Product Specification General Description The Virtex -6 family provides the newest, most advanced features in the FPGA market. Virtex-6 FPGAs are the programmable silicon foundation for Targeted Design Platforms that deliver integrated software and hardware components to enable designers to focus on
|
Original
|
DS150
UG364)
UG366)
XC6VLX760.
UG371)
XC6VHX250T
XC6VHX380T
FF1154
DSP48E1
UG369)
FPGA Virtex 6 LXT
virtex 6 XC6VSX475T
XC6VLX240T-1FFG1156
"Binary Multipliers"
UG-361
virtex+6
UG366
1000BASE-X
DS150
|
PDF
|
XC6VLX240T-1FFG1156
Abstract: XC6VLX240T-1FFG DSP48E1 TEMAC XC6VLX240T-1FFG1156C XC6VLX240T UG366 XC6VLX130T UG-361 Virtex 6
Text: → 11 Virtex-6 Family Overview DS150 v2.2 January 28, 2010 Advance Product Specification General Description The Virtex -6 family provides the newest, most advanced features in the FPGA market. Virtex-6 FPGAs are the programmable silicon foundation for Targeted Design Platforms that deliver integrated software and hardware components to enable designers to focus on
|
Original
|
DS150
XC6VLX760.
UG373)
UG363)
UG364)
XC6VLX240T-1FFG1156
XC6VLX240T-1FFG
DSP48E1
TEMAC
XC6VLX240T-1FFG1156C
XC6VLX240T
UG366
XC6VLX130T
UG-361
Virtex 6
|
PDF
|
xcf128x
Abstract: dlc9 schematic XC6VLX365T UG438 UG360 XC6VLX130T XC6VSX475T DS202 UG191 XC6VLX75T
Text: Platform Flash XL Configuration and Storage Device User Guide UG438 v2.0 December 14, 2009 R R Xilinx is disclosing this user guide, manual, release note, and/or specification (the "Documentation") to you solely for use in the development of designs to operate with Xilinx hardware devices. You may not reproduce, distribute, republish, download, display, post, or transmit the
|
Original
|
UG438
xcf128x
dlc9 schematic
XC6VLX365T
UG438
UG360
XC6VLX130T
XC6VSX475T
DS202
UG191
XC6VLX75T
|
PDF
|
CRC32
Abstract: virtex-6 ML605 user guide example ml605 XAPP887 155133 ML605 DVI ML505 ML605 eprc virtex5 vhdl code for dvi controller
Text: Application Note: Virtex-5 and Virtex-6 FPGAs PRC/EPRC: Data Integrity and Security Controller for Partial Reconfiguration XAPP887 v1.0 January 12, 2011 Summary Author: Amir Zeineddini and Jim Wesselkamper This application note describes a data integrity controller for partial reconfiguration (PRC) that
|
Original
|
XAPP887
CRC32
virtex-6 ML605 user guide
example ml605
XAPP887
155133
ML605 DVI
ML505
ML605
eprc
virtex5 vhdl code for dvi controller
|
PDF
|
js28f256p
Abstract: s162d RGMII phy Xilinx MT4JSF6464HY-1G1
Text: ML605 Hardware User Guide UG534 v1.8 October 2, 2012 Copyright 2009–2012 Xilinx, Inc. Xilinx, the Xilinx logo, Artix, ISE, Kintex, Spartan, Virtex, Zynq, and other designated brands included herein are trademarks of Xilinx in the United States and other countries. All other trademarks are the property of their respective owners.
|
Original
|
ML605
UG534
2002/96/EC
2002/95/EC
2006/95/EC,
2004/108/EC,
js28f256p
s162d
RGMII phy Xilinx
MT4JSF6464HY-1G1
|
PDF
|
XC6VLX240T
Abstract: XAPP882 verilog code of prbs pattern generator verilog code for 64 bit barrel shifter verilog code for 16 bit barrel shifter SFI-5 XC6V 4 bit barrel shifter using mux verilog code for barrel shifter DESIGN AND IMPLEMENTATION 16-BIT BARREL SHIFTER
Text: Application Note: Virtex-6 Family SERDES Framer Interface Level 5 for Virtex-6 Devices Author: Vasu Devunuri XAPP882 v1.1 May 10, 2010 Summary This application note describes the implementation of SERDES Framer Interface Level 5 (SFI-5) [Ref 1] in a Virtex-6 XC6VLX240T FPGA. SFI-5 is a standard defined by the Optical
|
Original
|
XAPP882
XC6VLX240T
XAPP882
verilog code of prbs pattern generator
verilog code for 64 bit barrel shifter
verilog code for 16 bit barrel shifter
SFI-5
XC6V
4 bit barrel shifter using mux
verilog code for barrel shifter
DESIGN AND IMPLEMENTATION 16-BIT BARREL SHIFTER
|
PDF
|
Si570
Abstract: hspice UG366 FPGA Virtex 6 new sis chip
Text: Virtex-6 FPGA GTX Transceiver Signal Integrity Simulation Kit User Guide for Synopsys HSPICE UG375 v1.1 February 11, 2010 Xilinx is disclosing this user guide, manual, release note, and/or specification (the "Documentation") to you solely for use in the development
|
Original
|
UG375
Si570
hspice
UG366
FPGA Virtex 6
new sis chip
|
PDF
|
|
Untitled
Abstract: No abstract text available
Text: ML623 Virtex-6 FPGA GTX Transceiver Characterization Board User Guide UG724 v1.1 September 15, 2010 Xilinx is disclosing this user guide, manual, release note, and/or specification (the “Documentation”) to you solely for use in the development of designs to operate with Xilinx hardware devices. You may not reproduce, distribute, republish, download, display, post, or transmit the
|
Original
|
ML623
UG724
UG364,
UG365,
UG366,
UG370,
DS581,
DS606,
HW-CLK-101-SCLK2
ML623
|
PDF
|
iodelay
Abstract: XAPP880 OSERDES pmbus verilog FIFO18E1 ML605 ISERDES example ml605 XAPP855 samtec QSE
Text: Application Note: Virtex-6 FPGAs SFI-4.1 16-Channel SDR Interface with Bus Alignment Using Virtex-6 FPGAs XAPP880 v1.0 February 10, 2010 Author: Vasu Devunuri Summary This application note describes an SFI-4.1 reference design that implements the OIF-SFI4-01.01 interface [Ref 1], a 16-channel, source-synchronous LVDS interface operating
|
Original
|
16-Channel
XAPP880
OIF-SFI4-01
16-channel,
iodelay
XAPP880
OSERDES
pmbus verilog
FIFO18E1
ML605
ISERDES
example ml605
XAPP855
samtec QSE
|
PDF
|
Untitled
Abstract: No abstract text available
Text: ML628 Virtex-6 FPGA GTX and GTH Transceiver Characterization Board User Guide UG771 v1.1 February 19, 2014 Notice of Disclaimer The information disclosed to you hereunder (the “Materials”) is provided solely for the selection and use of Xilinx products. To the maximum
|
Original
|
ML628
UG771
UG365,
UG366,
UG370,
UG371,
DS581,
DS606,
UG770,
HW-CLK-101-SCLK2
|
PDF
|
FFG1156
Abstract: HSLVDCI15 XC6VCX130 MGTRXP0 VIRTEX-6 UG362 UG-361 UG365 UG366 DSP48E1 SRL16
Text: 48 Virtex-6 CXT Family Data Sheet DS153 v1.1 February 5, 2010 Advance Product Specification General Description Virtex -6 CXT FPGAs provide designers needing power-optimized 3.75 Gb/s transceiver performance with an optimized ratio of built-in system-level blocks. These include 36 Kb block RAM/FIFOs, up to 15 Mb of block RAM, up to 768 DSP48E1
|
Original
|
DS153
DSP48E1
FFG1156
HSLVDCI15
XC6VCX130
MGTRXP0
VIRTEX-6 UG362
UG-361
UG365
UG366
DSP48E1
SRL16
|
PDF
|
Untitled
Abstract: No abstract text available
Text: 49 Virtex-6 CXT Family Data Sheet DS153 v1.0 July 8, 2009 Advance Product Specification General Description Virtex -6 CXT FPGAs provide designers needing power-optimized 3.75 Gb/s transceiver performance with an optimized ratio of built-in system-level blocks. These include 36 Kb block RAM/FIFOs, up to 15 Mb of block RAM, up to 768 DSP48E1
|
Original
|
DS153
DSP48E1
|
PDF
|
UG-361
Abstract: 1000BASE-X DSP48E1 SRL16 VIRTEX-6 UG362 ds152 VIRTEX-6 UG360 lvdci18 Virtex 6 CXT FF484
Text: 52 Virtex-6 CXT Family Data Sheet DS153 v1.6 February 11, 2011 Product Specification General Description Virtex -6 CXT FPGAs provide designers needing power-optimized 3.75 Gb/s transceiver performance with an optimized ratio of built-in system-level blocks. These include 36 Kb block RAM/FIFOs, up to 15 Mb of block RAM, up to 768 DSP48E1
|
Original
|
DS153
DSP48E1
UG-361
1000BASE-X
DSP48E1
SRL16
VIRTEX-6 UG362
ds152
VIRTEX-6 UG360
lvdci18
Virtex 6 CXT
FF484
|
PDF
|
gtx 093
Abstract: VIRTEX-6 ff1156 CX240T FFG1156 FF484 FF784
Text: 52 Virtex-6 CXT Family Data Sheet DS153 v1.4 July 28, 2010 Advance Product Specification General Description Virtex -6 CXT FPGAs provide designers needing power-optimized 3.75 Gb/s transceiver performance with an optimized ratio of built-in system-level blocks. These include 36 Kb block RAM/FIFOs, up to 15 Mb of block RAM, up to 768 DSP48E1
|
Original
|
DS153
DSP48E1
gtx 093
VIRTEX-6
ff1156
CX240T
FFG1156
FF484
FF784
|
PDF
|
netlogic tcam
Abstract: TCAM netlogic
Text: ML631 Virtex-6 HXT FPGA Packet Processor/Traffic Manager Evaluation Board User Guide UG841 v1.0 March 9, 2012 Notice of Disclaimer The information disclosed to you hereunder (the “Materials”) is provided solely for the selection and use of Xilinx products. To the maximum
|
Original
|
ML631
UG841
Si570
com/support/documentation/ml631
netlogic tcam
TCAM netlogic
|
PDF
|
circuit diagram video transmitter and receiver
Abstract: CTXIL671 SMPTE 352 GTX tile oversampling recovered clock XAPP1075 EK-V6-ML605-G SRLC32E 3G-SDI Hdsdi hd sdi receiver
Text: Application Note: Virtex-6 Family Implementing Triple-Rate SDI with Virtex-6 FPGA GTX Transceivers XAPP1075 v1.1 November 2, 2010 Summary Author: John Snow The triple-rate serial digital interface (SDI) supporting the SMPTE SD-SDI, HD-SDI, and 3G-SDI standards is widely used in professional broadcast video equipment. SDI interfaces are
|
Original
|
XAPP1075
circuit diagram video transmitter and receiver
CTXIL671
SMPTE 352
GTX tile oversampling recovered clock
XAPP1075
EK-V6-ML605-G
SRLC32E
3G-SDI
Hdsdi
hd sdi receiver
|
PDF
|
Untitled
Abstract: No abstract text available
Text: ML630 Virtex-6 HXT FPGA Optical Transmission Network Evaluation Board User Guide UG828 v1.0 September 28, 2011 The information disclosed to you hereunder (the "Materials") is provided solely for the selection and use of Xilinx products. To the maximum extent permitted by applicable law: (1) Materials are made available "AS IS" and with all faults, Xilinx hereby DISCLAIMS ALL
|
Original
|
ML630
UG828
ML630
om/products/boards-and-kits/EK-V6-ML630-G
com/products/boards/ml630/reference
|
PDF
|