iodelay
Abstract: vhdl code for 16 BIT BINARY DIVIDER vhdl code for frequency divider iodelay Virtex 5 prbs generator using vhdl vhdl code for FFT 32 point knx usb ML505 vhdl code for 16 prbs generator XAPP872
Text: Application Note: Virtex-5 FPGAs Creating a Controllable Oscillator Using the Virtex-5 FPGA IODELAY Primitive Author: Martin Kellermann XAPP872 v1.0 April 28, 2009 Introduction. This application note describes how to use the Virtex -5 FPGA input/output delay (IODELAY)
|
Original
|
PDF
|
XAPP872
iodelay
vhdl code for 16 BIT BINARY DIVIDER
vhdl code for frequency divider
iodelay Virtex 5
prbs generator using vhdl
vhdl code for FFT 32 point
knx usb
ML505
vhdl code for 16 prbs generator
XAPP872
|
12-bit ADC interface vhdl code for FPGA
Abstract: iodelay ISERDES XC5VLX50T-FF1136.xls VHDL code for high speed ADCs using SPI with FPGA 12-bit ADC interface vhdl complete code for FPGA virtex 4 date code for ADC XAPP866 iodelay for adc parallel data and fpga interface UCF virtex-4
Text: Application Note: Virtex-4 and Virtex-5 FPGAs R XAPP866 v3.0 April 7, 2008 An Interface for Texas Instruments Analog-to-Digital Converters with Serial LVDS Outputs Author: Marc Defossez Summary This application note describes how to interface a Texas Instruments analog-to-digital
|
Original
|
PDF
|
XAPP866
12-bit ADC interface vhdl code for FPGA
iodelay
ISERDES
XC5VLX50T-FF1136.xls
VHDL code for high speed ADCs using SPI with FPGA
12-bit ADC interface vhdl complete code for FPGA
virtex 4 date code for ADC
XAPP866
iodelay for adc parallel data and fpga interface
UCF virtex-4
|
OSERDES
Abstract: DAC FPGA START KIT Virtex-5 FPGA Packaging and Pinout Specification XAPP873 pcb layout design mobile DDR parallel to serial conversion vhdl RAMB36 iodelay fpga cdma ip vhdl examples ML550
Text: Application Note: Virtex-5 FPGAs R XAPP873 v1.2 June 15, 2010 Virtex-5 FPGA Interface for Fujitsu Digital-to-Analog Converters with LVDS Inputs Author: Marc Defossez Summary This application note describes how to interface a Fujitsu MB86064 digital-to-analog
|
Original
|
PDF
|
XAPP873
MB86064
MB86065
OSERDES
DAC FPGA START KIT
Virtex-5 FPGA Packaging and Pinout Specification
XAPP873
pcb layout design mobile DDR
parallel to serial conversion vhdl
RAMB36
iodelay
fpga cdma ip vhdl examples
ML550
|
XAPP860
Abstract: ISERDES OSERDES ISERDES spartan 6 X8601 ML550 XAPP855 DS202 iodelay 400Mbs
Text: Application Note: Virtex-5 FPGAs R XAPP860 v1.1 July 17, 2008 Summary 16-Channel, DDR LVDS Interface with Real-Time Window Monitoring Author: Brandon Day This application note describes a 16-channel, source-synchronous LVDS interface operating at double data rate (DDR). The transmitter (TX) requires 16 LVDS pairs for data and one LVDS
|
Original
|
PDF
|
XAPP860
16-Channel,
XAPP860
ISERDES
OSERDES
ISERDES spartan 6
X8601
ML550
XAPP855
DS202
iodelay
400Mbs
|
FIFO36
Abstract: DWH-11 ISERDES ML561 mig ddr virtex XAPP853 iodelay CY7C1520JV18-300BZXC K7R643684M-FC30 DWL-11
Text: Application Note: Virtex-5 Family R XAPP853 v1.2 October 6, 2008 Summary QDR II SRAM Interface for Virtex-5 Devices Author: Lakshmi Gopalakrishnan This application note describes the implementation and timing details of a Quad Data Rate (QDR II) SRAM interface for Virtex -5 devices. The synthesizable reference design leverages
|
Original
|
PDF
|
XAPP853
36-bit
FIFO36
DWH-11
ISERDES
ML561
mig ddr virtex
XAPP853
iodelay
CY7C1520JV18-300BZXC
K7R643684M-FC30
DWL-11
|
sgmii sfp virtex
Abstract: xilinx virtex 5 mac 1.3 fpga rgmii fpga ethernet sgmii RGMII to MII iodelay GTP ethernet GTX 460 switch SGMII MII GMII Virtex-5 LXT Ethernet
Text: DS550 April 24, 2009 Virtex-5 FPGA Embedded Tri-Mode Ethernet MAC Wrapper v1.6 Product Specification Introduction LogiCORE IP Facts The LogiCORE IP Virtex -5 FPGA Embedded Tri-Mode Ethernet MAC Wrapper automates the generation of HDL wrapper files for the Embedded
|
Original
|
PDF
|
DS550
sgmii sfp virtex
xilinx virtex 5 mac 1.3
fpga rgmii
fpga ethernet sgmii
RGMII to MII
iodelay
GTP ethernet
GTX 460
switch SGMII MII GMII
Virtex-5 LXT Ethernet
|
FIFO36
Abstract: K7R643684M-FC30 iodelay DWL-20 ML561 XAPP853 DWH-21 ISERDES BWH-01 Virtex-5 FPGA
Text: Application Note: Virtex-5 Family R XAPP853 v1.3 June 7, 2010 Summary QDR II SRAM Interface for Virtex-5 Devices Author: Lakshmi Gopalakrishnan This application note describes the implementation and timing details of a Quad Data Rate (QDR II) SRAM interface for Virtex -5 devices. The synthesizable reference design leverages
|
Original
|
PDF
|
XAPP853
36-bit
FIFO36
K7R643684M-FC30
iodelay
DWL-20
ML561
XAPP853
DWH-21
ISERDES
BWH-01
Virtex-5 FPGA
|
iodelay
Abstract: XAPP880 OSERDES pmbus verilog FIFO18E1 ML605 ISERDES example ml605 XAPP855 samtec QSE
Text: Application Note: Virtex-6 FPGAs SFI-4.1 16-Channel SDR Interface with Bus Alignment Using Virtex-6 FPGAs XAPP880 v1.0 February 10, 2010 Author: Vasu Devunuri Summary This application note describes an SFI-4.1 reference design that implements the OIF-SFI4-01.01 interface [Ref 1], a 16-channel, source-synchronous LVDS interface operating
|
Original
|
PDF
|
16-Channel
XAPP880
OIF-SFI4-01
16-channel,
iodelay
XAPP880
OSERDES
pmbus verilog
FIFO18E1
ML605
ISERDES
example ml605
XAPP855
samtec QSE
|
XAPP873
Abstract: OSERDES VHDL description for an 8-bit even/odd parity MB86065 IOL13 RAM64X1D RAMB36 Virtex-5 write operation using ram in fpga ML550
Text: Application Note: Virtex-5 FPGAs R XAPP873 v1.0 May 6, 2008 Virtex-5 FPGA Interface for Fujitsu Digital-to-Analog Converters with LVDS Inputs Author: Marc Defossez Summary This application note describes how to interface a Fujitsu MB86064 digital-to-analog
|
Original
|
PDF
|
XAPP873
MB86064
MB86065
XAPP873
OSERDES
VHDL description for an 8-bit even/odd parity
IOL13
RAM64X1D
RAMB36
Virtex-5
write operation using ram in fpga
ML550
|
sfp design virtex-5
Abstract: vhdl code for mac interface ETHERNET-MAC vhdl code for phy interface verilog code for ethernet FPGA Virtex 6 Ethernet-MAC using vhdl fpga rgmii sgmii sfp virtex 1000BASE-X gmii sfp
Text: Virtex-5 Embedded Tri-Mode Ethernet MAC Wrapper v1.3 DS550 August 8, 2007 Product Specification Introduction LogiCORE Facts The Virtex -5 Embedded Tri-Mode Ethernet MAC Wrapper automates the generation of HDL wrapper files for the Embedded Tri-Mode Ethernet MAC Ethernet MAC in
|
Original
|
PDF
|
DS550
Virtex-51
sfp design virtex-5
vhdl code for mac interface
ETHERNET-MAC
vhdl code for phy interface
verilog code for ethernet FPGA Virtex 6
Ethernet-MAC using vhdl
fpga rgmii
sgmii sfp virtex
1000BASE-X
gmii sfp
|
DSP48E1
Abstract: No abstract text available
Text: → 9 Defense-Grade Virtex-6Q Family Overview DS155 v1.1 February 8, 2012 Product Specification General Description The Defense-Grade Virtex -6Q family provides the most advanced features in the Aerospace & Defense FPGA market and represents the 3rd generation of secure silicon architecture products from Xilinx. Virtex-6Q FPGAs are the programmable silicon foundation for
|
Original
|
PDF
|
DS155
DSP48E1
|
ISERDES
Abstract: XAPP881 voter CLK180 625MHz
Text: Application Note: Virtex-6 FPGAs Virtex-6 FPGA LVDS 4X Asynchronous Oversampling at 1.25 Gb/s XAPP881 v1.0.1 July 25, 2010 Summary Authors: Catalin Baetoniu and Brandon Day The Virtex -6 FPGA SelectIO technology can perform 4X asynchronous oversampling at
|
Original
|
PDF
|
XAPP881
ISERDES
XAPP881
voter
CLK180
625MHz
|
DSP48E1
Abstract: XC6VLX240T-1FFG1156C Virtex 6 VIRTEX-6 UG365 XC6VLX240T-1FFG1156 XC6VLX130T VIRTEX-6 UG362 XC6VLX240T FF1759 VIRTEX-6 UG360
Text: 9 Virtex-6 Family Overview DS150 v1.2 June 24, 2009 Advance Product Specification General Description The Virtex -6 family provides the newest, most advanced features in the FPGA market. Using the third generation ASMBL (Advanced Silicon Modular Block) column-based architecture, the Virtex-6 family contains multiple distinct sub-families. This overview covers the
|
Original
|
PDF
|
DS150
DSP48E1
UG370)
UG361)
UG362)
UG363)
UG364)
XC6VLX240T-1FFG1156C
Virtex 6
VIRTEX-6 UG365
XC6VLX240T-1FFG1156
XC6VLX130T
VIRTEX-6 UG362
XC6VLX240T
FF1759
VIRTEX-6 UG360
|
Untitled
Abstract: No abstract text available
Text: → 9 Defense-Grade Virtex-6Q Family Overview DS155 v1.1 February 8, 2012 Product Specification General Description The Defense-Grade Virtex -6Q family provides the most advanced features in the Aerospace & Defense FPGA market and represents the 3rd generation of secure silicon architecture products from Xilinx. Virtex-6Q FPGAs are the programmable silicon foundation for
|
Original
|
PDF
|
DS155
|
|
RTL 8188
Abstract: RAMB18SDP xerox 1025 ISERDES Virtex-5 FPGA User Guide UG190 RAMB36 vhdl code hamming ecc RAMB36SDP RAMB18 UG190
Text: Virtex-5 FPGA User Guide UG190 v5.3 May 17, 2010 Xilinx is disclosing this user guide, manual, release note, and/or specification (the "Documentation") to you solely for use in the development of designs to operate with Xilinx hardware devices. You may not reproduce, distribute, republish, download, display, post, or transmit the
|
Original
|
PDF
|
UG190
SSTL18
RTL 8188
RAMB18SDP
xerox 1025
ISERDES
Virtex-5 FPGA User Guide UG190
RAMB36
vhdl code hamming ecc
RAMB36SDP
RAMB18
UG190
|
RTL 8188
Abstract: RAMB18SDP RAMB36 UG190 XC5VLX XC5VLX220T XC5VLX85T RAM32X1D SRLC32E xilinx jtag cable spartan 3
Text: Virtex-5 FPGA User Guide UG190 v5.2 November 5, 2009 Xilinx is disclosing this user guide, manual, release note, and/or specification (the "Documentation") to you solely for use in the development of designs to operate with Xilinx hardware devices. You may not reproduce, distribute, republish, download, display, post, or transmit the
|
Original
|
PDF
|
UG190
SSTL18
RTL 8188
RAMB18SDP
RAMB36
UG190
XC5VLX
XC5VLX220T
XC5VLX85T
RAM32X1D
SRLC32E
xilinx jtag cable spartan 3
|
UG365
Abstract: UG-361 XC6VLX240T UG365 XC6VLX240T-1FFG1156 DSP48E1 VIRTEX-6 UG362 write operation using ram in fpga xc6vlx240t VIRTEX-6 UG373 frequency detection using FPGA
Text: → 11 Virtex-6 Family Overview DS150 v2.4 January 19, 2012 Product Specification General Description The Virtex -6 family provides the newest, most advanced features in the FPGA market. Virtex-6 FPGAs are the programmable silicon foundation for Targeted Design Platforms that deliver integrated software and hardware components to enable designers to focus on
|
Original
|
PDF
|
DS150
DSP48E1
UG369)
UG368)
XC6VLX760.
UG370)
UG373)
UG365
UG-361
XC6VLX240T UG365
XC6VLX240T-1FFG1156
VIRTEX-6 UG362
write operation using ram in fpga
xc6vlx240t
VIRTEX-6 UG373
frequency detection using FPGA
|
DSP48E1
Abstract: FPGA Virtex 6 LXT virtex 6 XC6VSX475T XC6VLX240T-1FFG1156 "Binary Multipliers" UG-361 virtex+6 UG366 1000BASE-X DS150
Text: 11 Virtex-6 Family Overview DS150 v2.1 November 6, 2009 Advance Product Specification General Description The Virtex -6 family provides the newest, most advanced features in the FPGA market. Virtex-6 FPGAs are the programmable silicon foundation for Targeted Design Platforms that deliver integrated software and hardware components to enable designers to focus on
|
Original
|
PDF
|
DS150
UG364)
UG366)
XC6VLX760.
UG371)
XC6VHX250T
XC6VHX380T
FF1154
DSP48E1
UG369)
FPGA Virtex 6 LXT
virtex 6 XC6VSX475T
XC6VLX240T-1FFG1156
"Binary Multipliers"
UG-361
virtex+6
UG366
1000BASE-X
DS150
|
XC6VLX240T-1FFG1156
Abstract: XC6VLX240T-1FFG DSP48E1 TEMAC XC6VLX240T-1FFG1156C XC6VLX240T UG366 XC6VLX130T UG-361 Virtex 6
Text: → 11 Virtex-6 Family Overview DS150 v2.2 January 28, 2010 Advance Product Specification General Description The Virtex -6 family provides the newest, most advanced features in the FPGA market. Virtex-6 FPGAs are the programmable silicon foundation for Targeted Design Platforms that deliver integrated software and hardware components to enable designers to focus on
|
Original
|
PDF
|
DS150
XC6VLX760.
UG373)
UG363)
UG364)
XC6VLX240T-1FFG1156
XC6VLX240T-1FFG
DSP48E1
TEMAC
XC6VLX240T-1FFG1156C
XC6VLX240T
UG366
XC6VLX130T
UG-361
Virtex 6
|
RTL 8188
Abstract: UG190 RAMB36 301071207 DO310 TRANSISTOR REPLACEMENT GUIDE XC5VLX220T XC5VLX85T RAMB18SDP
Text: Virtex-5 FPGA User Guide UG190 v4.4 December 2, 2008 R R Xilinx is disclosing this user guide, manual, release note, and/or specification (the "Documentation") to you solely for use in the development of designs to operate with Xilinx hardware devices. You may not reproduce, distribute, republish, download, display, post, or transmit the
|
Original
|
PDF
|
UG190
SSTL18
RTL 8188
UG190
RAMB36
301071207
DO310
TRANSISTOR REPLACEMENT GUIDE
XC5VLX220T
XC5VLX85T
RAMB18SDP
|
UG-361
Abstract: 1000BASE-X DSP48E1 SRL16 VIRTEX-6 UG362 ds152 VIRTEX-6 UG360 lvdci18 Virtex 6 CXT FF484
Text: 52 Virtex-6 CXT Family Data Sheet DS153 v1.6 February 11, 2011 Product Specification General Description Virtex -6 CXT FPGAs provide designers needing power-optimized 3.75 Gb/s transceiver performance with an optimized ratio of built-in system-level blocks. These include 36 Kb block RAM/FIFOs, up to 15 Mb of block RAM, up to 768 DSP48E1
|
Original
|
PDF
|
DS153
DSP48E1
UG-361
1000BASE-X
DSP48E1
SRL16
VIRTEX-6 UG362
ds152
VIRTEX-6 UG360
lvdci18
Virtex 6 CXT
FF484
|
FFG1156
Abstract: HSLVDCI15 XC6VCX130 MGTRXP0 VIRTEX-6 UG362 UG-361 UG365 UG366 DSP48E1 SRL16
Text: 48 Virtex-6 CXT Family Data Sheet DS153 v1.1 February 5, 2010 Advance Product Specification General Description Virtex -6 CXT FPGAs provide designers needing power-optimized 3.75 Gb/s transceiver performance with an optimized ratio of built-in system-level blocks. These include 36 Kb block RAM/FIFOs, up to 15 Mb of block RAM, up to 768 DSP48E1
|
Original
|
PDF
|
DS153
DSP48E1
FFG1156
HSLVDCI15
XC6VCX130
MGTRXP0
VIRTEX-6 UG362
UG-361
UG365
UG366
DSP48E1
SRL16
|
RGMII constraints
Abstract: SGMII RGMII bridge fpga rgmii ipad data sheet rgmii specification 1000BASE-X Xilinx SPARTAN 3e
Text: LogiCORE IP 1-Gigabit Ethernet MAC v8.5 User Guide UG144 April 24, 2009 R R Xilinx is providing this product documentation, hereinafter “Information,” to you “AS IS” with no warranty of any kind, express or implied. Xilinx makes no representation that the Information, or any particular implementation thereof, is free from any claims of infringement. You
|
Original
|
PDF
|
UG144
RGMII constraints
SGMII RGMII bridge
fpga rgmii
ipad data sheet
rgmii specification
1000BASE-X
Xilinx SPARTAN 3e
|
Untitled
Abstract: No abstract text available
Text: Radiation-Hardened, Space-Grade Virtex-5QV FPGA Data Sheet: DC and Switching Characteristics DS692 v1.1 July 12, 2011 Product Specification Virtex-5QV FPGA Electrical Characteristics Radiation-hardened Virtex -5QV FPGAs are available in the -1 speed grade only. Virtex-5QV FPGA DC and AC
|
Original
|
PDF
|
DS692
DS192,
UG520,
UG190,
UG191of
|