Please enter a valid full or partial manufacturer part number with a minimum of 3 letters or numbers

    UG761 Search Results

    UG761 Datasheets Context Search

    Catalog Datasheet MFG & Type Document Tags PDF

    Untitled

    Abstract: No abstract text available
    Text: LogiCORE IP AXI Interconnect v1.06.a DS768 December 18, 2012 Product Specification Introduction LogiCORE IP Facts Table The LogiCORE IP AXI Interconnect core connects one or more AXI memory-mapped master devices to one or more memory-mapped slave devices. The AXI


    Original
    DS768 PDF

    verilog code for dual port ram with axi interface

    Abstract: XC6SLX25T-2CSG324 UG473 verilog code for dual port ram with axi lite interface XC6VLX75T-2FF784 hamming code in vhdl axi wrapper blk_mem_gen verilog code for pseudo random sequence generator in state diagram of AMBA AXI protocol v 1.0
    Text: LogiCORE IP Block Memory Generator v7.1 DS512 April 24, 2012 Product Specification Introduction LogiCORE IP Facts The Xilinx LogiCORE IP Block Memory Generator BMG core is an advanced memory constructor that generates area and performance-optimized memories


    Original
    DS512 verilog code for dual port ram with axi interface XC6SLX25T-2CSG324 UG473 verilog code for dual port ram with axi lite interface XC6VLX75T-2FF784 hamming code in vhdl axi wrapper blk_mem_gen verilog code for pseudo random sequence generator in state diagram of AMBA AXI protocol v 1.0 PDF

    fpga frame buffer vhdl examples

    Abstract: axi wrapper matched filter in vhdl RGMII SGMII zynq axi ethernet software example 0x748 verilog code for 10 gb ethernet verilog code for mdio protocol vhdl code for ethernet mac spartan 3
    Text: ‘‘‘‘‘‘‘‘Tri-Mode LogiCORE IP Virtex-6 FPGA Embedded Tri-Mode Ethernet MAC Wrapper v2.3 DS835 April 24, 2012 Product Specification Introduction LogiCORE IP Facts Table The LogiCORE IP Virtex -6 FPGA Embedded Tri-Mode Ethernet MAC Wrapper is comprised of the


    Original
    DS835 fpga frame buffer vhdl examples axi wrapper matched filter in vhdl RGMII SGMII zynq axi ethernet software example 0x748 verilog code for 10 gb ethernet verilog code for mdio protocol vhdl code for ethernet mac spartan 3 PDF

    xc6slx150t

    Abstract: STR Y 6763 64 point FFT radix-4 VHDL documentation 16 point FFT radix-4 VHDL documentation verilog code for radix-4 complex fast fourier transform radix-2 DIT FFT vhdl program fft matlab code using 8 point DIT butterfly str 1096 XC6VLX75T vhdl code for simple radix-2
    Text: LogiCORE IP Fast Fourier Transform v8.0 DS808 July 25, 2012 Product Specification Introduction LogiCORE IP Facts The Xilinx LogiCORE IP Fast Fourier Transform FFT implements the Cooley-Tukey FFT algorithm, a computationally efficient method for calculating the


    Original
    DS808 xc6slx150t STR Y 6763 64 point FFT radix-4 VHDL documentation 16 point FFT radix-4 VHDL documentation verilog code for radix-4 complex fast fourier transform radix-2 DIT FFT vhdl program fft matlab code using 8 point DIT butterfly str 1096 XC6VLX75T vhdl code for simple radix-2 PDF

    XC7V2000T

    Abstract: FFG1157 XC7A200T XC7V2000T PCIE FFG1930 kintex 7 Artix-7 XC7V585T FLG1926 XC7A100T
    Text: LogiCORE IP 7 Series FPGAs Integrated Block v1.4 for PCI Express DS821 April 24, 2012 Product Specification Introduction LogiCORE IP Facts Table The LogiCORE IP 7 Series FPGAs Integrated Block for PCI Express core is a high-bandwidth, scalable, and reliable serial interconnect building block for use


    Original
    DS821 XC7V2000T FFG1157 XC7A200T XC7V2000T PCIE FFG1930 kintex 7 Artix-7 XC7V585T FLG1926 XC7A100T PDF

    XC7V2000T PCIE

    Abstract: Virtex-7 XC7VX485T FPGA XC7V2000T XC7K480T XC7K410T "network interface cards" XCK7160T
    Text: LogiCORE IP 7 Series FPGAs Integrated Block v1.3 for PCI Express DS821 January 18, 2012 Product Specification Introduction LogiCORE IP Facts Table The LogiCORE IP 7 Series FPGAs Integrated Block for PCI Express core is a high-bandwidth, scalable, and reliable serial interconnect building block for use


    Original
    DS821 XC7V2000T PCIE Virtex-7 XC7VX485T FPGA XC7V2000T XC7K480T XC7K410T "network interface cards" XCK7160T PDF

    DS768

    Abstract: axi4-lite and apb protocol AMBA AXI to APB BUS Bridge vhdl code AXI4 lite verilog AMBA file write AXI verilog code AMBA AXI dma controller designer user guide
    Text: LogiCORE IP AXI Interconnect v1.06.a DS768 April 24, 2012 Product Specification Introduction LogiCORE IP Facts Table The LogiCORE IP AXI Interconnect core connects one or more AXI memory-mapped master devices to one or more memory-mapped slave devices. The AXI


    Original
    DS768 ZynqTM-7000, axi4-lite and apb protocol AMBA AXI to APB BUS Bridge vhdl code AXI4 lite verilog AMBA file write AXI verilog code AMBA AXI dma controller designer user guide PDF

    DVB-T Schematic set top box

    Abstract: Radix-10 VIRTEX7-XC7VX485T vhdl code for bit interleaver vhdl code for dvb-t forney interleaver by vhdl vhdl code for interleaver test bench code
    Text: LogiCORE IP Interleaver/De-Interleaver v7.0 DS861 October 19, 2011 Product Specification Introduction LogiCORE IP Facts Table The interleaver/de-interleaver core is appropriate for any application that requires data to be rearranged in an interleaved fashion, including many popular communications


    Original
    DS861 ZynqTM-7000, CDMA2000 DVB-T Schematic set top box Radix-10 VIRTEX7-XC7VX485T vhdl code for bit interleaver vhdl code for dvb-t forney interleaver by vhdl vhdl code for interleaver test bench code PDF

    Xilinx Spartan6 Design Kit

    Abstract: vhdl code for spartan 6 AMBA AXI specifications Xilinx Virtex6 Design Kit AMBA AXI verilog code spdif input processor FIFO axi wrapper virtex5 vhdl code for dvi controller vhdl code for spartan 6 audio VESA Video Electronics Standards Association Local Bus
    Text: LogiCORE IP DisplayPort v3.1 DS802 April 24, 2012 Product Specification Introduction LogiCORE IP Facts The Xilinx LogiCORE IP DisplayPort™ interconnect protocol is designed for transmission and reception of serial-digital video for consumer and professional


    Original
    DS802 Xilinx Spartan6 Design Kit vhdl code for spartan 6 AMBA AXI specifications Xilinx Virtex6 Design Kit AMBA AXI verilog code spdif input processor FIFO axi wrapper virtex5 vhdl code for dvi controller vhdl code for spartan 6 audio VESA Video Electronics Standards Association Local Bus PDF

    virtex-6 ML605 user guide

    Abstract: verilog code for mdio protocol zynq axi ethernet software example fpga frame buffer vhdl examples example ml605 ethernet DS835 sgmii mode sfp axi wrapper verilog code for 10 gb ethernet vhdl code for ethernet mac spartan 3
    Text: ‘‘‘‘‘‘‘‘Tri-Mode LogiCORE IP Virtex-6 FPGA Embedded Tri-Mode Ethernet MAC Wrapper v2.2 DS835 October 19, 2011 Product Specification Introduction LogiCORE IP Facts Table The LogiCORE IP Virtex -6 FPGA Embedded Tri-Mode Ethernet MAC Wrapper is comprised of the


    Original
    DS835 virtex-6 ML605 user guide verilog code for mdio protocol zynq axi ethernet software example fpga frame buffer vhdl examples example ml605 ethernet sgmii mode sfp axi wrapper verilog code for 10 gb ethernet vhdl code for ethernet mac spartan 3 PDF

    XC6LX240T-FF1156

    Abstract: virtex GTH AMBA AXI kintex 7 AMBA file write AXI verilog code aurora GTX virtex-7 XC6LX240T AMBA AXI4 verilog code 64B66B
    Text: LogiCORE IP Aurora 64B/66B v7.1 DS815 April 24, 2012 Product Specification Introduction LogiCORE IP Facts Table The LogiCORE IP Aurora 64B/66B core supports the AMBA protocol AXI4-Stream user interface. It implements the Aurora 64B/66B protocol using the


    Original
    64B/66B DS815 XC6LX240T-FF1156 virtex GTH AMBA AXI kintex 7 AMBA file write AXI verilog code aurora GTX virtex-7 XC6LX240T AMBA AXI4 verilog code 64B66B PDF

    zynq cpri ethernet software example

    Abstract: virtex-7 GTH2 virtex7 zynq axi ethernet software example 3030 xilinx gtx 970
    Text: LogiCORE IP CPRI v5.1 DS611 April 24, 2012 Product Specification Introduction LogiCORE IP Facts The LogiCORE IP Common Packet Radio Interface CPRI™ core is a high-performance, low-cost flexible solution for implementation of the CPRI interface. This core


    Original
    DS611 zynq cpri ethernet software example virtex-7 GTH2 virtex7 zynq axi ethernet software example 3030 xilinx gtx 970 PDF

    Untitled

    Abstract: No abstract text available
    Text: Video Broadcaster v1.00a DS880 October 16, 2012 Product Specification Introduction LogiCORE IP Facts Table The Xilinx LogiCORE IP Video Broadcaster core provides a flexible block for replicating a single inbound AXI4-Stream interface into multiple outbound


    Original
    DS880 ZynqTM-7000 PDF

    XC6SLX25T-CSG324

    Abstract: SPARTAN-6 Spartan-6 FPGA UG386 spartan ucf file 6 SPARTAN-6 GTP UG672 spartan 6 "network interface cards" xc6slx25tcsg324
    Text: v LogiCORE IP Spartan-6 FPGA Integrated Endpoint Block v2.4 for PCI Express DS801 January 18, 2012 Product Specification Introduction LogiCORE IP Facts Table The LogiCORE IP Spartan -6 FPGA Integrated Endpoint Block for PCI Express® core is a highbandwidth, scalable, and reliable serial interconnect


    Original
    DS801 XC6SLX25T-CSG324 SPARTAN-6 Spartan-6 FPGA UG386 spartan ucf file 6 SPARTAN-6 GTP UG672 spartan 6 "network interface cards" xc6slx25tcsg324 PDF

    Untitled

    Abstract: No abstract text available
    Text: LogiCORE IP SMPTE2022-5/6 Video over IP Receiver v1.0 Product Guide PG033 April 24, 2012 Table of Contents Chapter 1: Overview Feature Summary. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6


    Original
    SMPTE2022-5/6 PG033 PDF

    UG933

    Abstract: ZYNQ-7000 zynq7000 UG865
    Text: Zynq-7000 All Programmable SoC PCB Design and Pin Planning Guide UG933 v1.5 September 26, 2013 Notice of Disclaimer The information disclosed to you hereunder (the “Materials”) is provided solely for the selection and use of Xilinx products. To the maximum


    Original
    Zynq-7000 UG933 Zynq-7000 UG933 zynq7000 UG865 PDF

    DS879

    Abstract: UG761
    Text: Video Remapper v1.00a DS879 October 16, 2012 Product Specification Introduction LogiCORE IP Facts Table The Xilinx LogiCORE IP Video Remapper core is an easy-to-use IP core for assigning inbound video color component channels to different outbound component


    Original
    DS879 ZynqTM-7000 UG761 PDF

    virtex-7

    Abstract: verilog code for dual port ram with axi interface AXI4 lite verilog virtex7 XC6SLX25T-2CSG324 DS512 XC6SLX RAMB18SDP 16Kx1 spartan6 block ram
    Text: LogiCORE IP Block Memory Generator v6.1 DS512 March 1, 2011 Product Specification Introduction LogiCORE IP Facts The Xilinx LogiCORE IP Block Memory Generator BMG core is an advanced memory constructor that generates area and performance-optimized memories


    Original
    DS512 virtex-7 verilog code for dual port ram with axi interface AXI4 lite verilog virtex7 XC6SLX25T-2CSG324 XC6SLX RAMB18SDP 16Kx1 spartan6 block ram PDF

    XC7V330T

    Abstract: galois field theory ds862 galois k239
    Text: LogiCORE IP Reed-Solomon Decoder v8.0 DS862 October 19, 2011 Product Specification Features LogiCORE IP Facts Table • High speed, compact Reed-Solomon Decoder • Implements many different Reed-Solomon RS coding standards Supported Device Family(1) Zynq -7000, Artix™-7, Virtex-7, Kintex™-7,


    Original
    DS862 XC7V330T galois field theory galois k239 PDF

    JESD204

    Abstract: JESD204B JESD-204B ARM1176JZ-S axi wrapper LogiCore
    Text: LogiCORE IP JESD204 v2.1 DS814 April 24, 2012 Product Specification Introduction LogiCORE IP Facts Table The Xilinx LogiCORE IP JESD204 core implements a JESD204A or JESD204B interface supporting a line rate of up to 6.25 Gb/s on 1, 2 or 4 lanes using GTX


    Original
    JESD204 DS814 JESD204 JESD204A JESD204B 43otify JESD-204B ARM1176JZ-S axi wrapper LogiCore PDF

    vhdl code for rotation cordic

    Abstract: DS858 LogiCORE IP CORDIC CORDIC divider CORDIC in xilinx cordic design for fixed angle rotation CORDIC v5.0 CORDIC v4.0 XC7K325T CORDIC system generator xilinx
    Text: LogiCORE IP CORDIC v5.0 DS858 October 19, 2011 Product Specification Introduction LogiCORE IP Facts Table The Xilinx LogiCORE IP v5.0 core implements a generalized coordinate rotational digital computer CORDIC algorithm. Features Core Specifics Supported


    Original
    DS858 ZynqTM-7000, vhdl code for rotation cordic LogiCORE IP CORDIC CORDIC divider CORDIC in xilinx cordic design for fixed angle rotation CORDIC v5.0 CORDIC v4.0 XC7K325T CORDIC system generator xilinx PDF

    DSP48E1

    Abstract: XC6SLX16-2 XC7V585T-1 xilinx vhdl code for floating point square root fpga 4062 XC6SLX16 FIT rate vhdl code of 32bit floating point adder xilinx vhdl code for floating point square root o XC6VLX75-1 UG812
    Text: LogiCORE IP Floating-Point Operator v6.0 DS816 January 18, 2012 Product Specification Introduction LogiCORE IP Facts Table The Xilinx Floating-Point Operator core provides designers with the means to perform floating-point arithmetic on an FPGA device. The core can be customized for operation, wordlength, latency and interface.


    Original
    DS816 ZynqTM-7000, DSP48E1 XC6SLX16-2 XC7V585T-1 xilinx vhdl code for floating point square root fpga 4062 XC6SLX16 FIT rate vhdl code of 32bit floating point adder xilinx vhdl code for floating point square root o XC6VLX75-1 UG812 PDF

    FPGA Virtex 6 pin configuration

    Abstract: UG671 LX550T VIRTEX-6 PCI XILINX PCIE "network interface cards"
    Text: LogiCORE IP Virtex-6 FPGA Integrated Block v2.5 for PCI Express DS800 January 18, 2012 Product Specification Introduction The LogiCORE IP Virtex -6 FPGA Integrated Block for PCI Express® core is a high-bandwidth, scalable, and reliable serial interconnect building block for use


    Original
    DS800 FPGA Virtex 6 pin configuration UG671 LX550T VIRTEX-6 PCI XILINX PCIE "network interface cards" PDF

    DS768

    Abstract: AMBA AXI4 verilog code axi4-lite and apb protocol AMBA AXI4 AMBA AXI to APB BUS Bridge vhdl code
    Text: LogiCORE IP AXI Interconnect v1.04.a DS768 October 19, 2011 Product Specification Introduction LogiCORE IP Facts Table The LogiCORE IP AXI Interconnect core connects one or more AXI memory-mapped master devices to one or more memory-mapped slave devices. The AXI


    Original
    DS768 AMBA AXI4 verilog code axi4-lite and apb protocol AMBA AXI4 AMBA AXI to APB BUS Bridge vhdl code PDF