toshiba laptop schematic diagram
Abstract: acer motherboard circuit diagram MAX1270 C source code MAX11871 mp 9141 es dc-dc lm324 pwm speed motor 220v DC MOTOR SPEED CONTROLLER schematic ACER laptop schematic diagram L-band down converter for satellite tuner wideband acer laptop MOTHERBOARD Chip Level MANUAL acer laptop motherboard circuit diagram
Text: Welcome to the Maxim Full-Line Data Catalog. We hope you find this CD-ROM a helpful tool for selecting the best Maxim IC for your design. This CD-ROM contains: The Maxim Full-Line Data Catalog The menu to the left of this page lists the available documents. Use the small
|
Original
|
|
PDF
|
vhdl code for phase frequency detector
Abstract: vhdl code for phase frequency detector for FPGA maxim vco XAPP250 verilog code for phase detector XAPP224 DATA RECOVERY wolaver x250040 vhdl code for DCO phase detector
Text: Application Note: Virtex-II Family Clock and Data Recovery with Coded Data Streams R Author: Leonard Dieguez XAPP250 v1.3.2 May 2, 2007 Summary This application note and reference design outline a method to implement clock and data recovery in Virtex -II devices. Although not limiting the implementation to a specific FPGA
|
Original
|
XAPP250
8B/10B
XAPP224.
app979,
vhdl code for phase frequency detector
vhdl code for phase frequency detector for FPGA
maxim vco
XAPP250
verilog code for phase detector
XAPP224 DATA RECOVERY
wolaver
x250040
vhdl code for DCO
phase detector
|
PDF
|
wolaver measure error rates
Abstract: HFTA-05 wolaver probability distribution function MAX3675 MAX3752 MAX3875 MAX3876 MAX3877 MAX3878
Text: FIBER OPTIC CIRCUITS Application Note 703: Oct 26, 2000 HFTA-05.0: Statistical Confidence Levels for Estimating BER Probability When testing for bit error ratio BER , how many bits do you need to transmit through a system in order achieve reasonable confidence in the results? This article provides the answer. It starts with the theory of
|
Original
|
HFTA-05
bi995.
MAX3752:
MAX3875:
MAX3876:
MAX3877:
MAX3878:
com/an703
wolaver measure error rates
wolaver
probability distribution function
MAX3675
MAX3752
MAX3875
MAX3876
MAX3877
MAX3878
|
PDF
|
1084-18
Abstract: Internal diagram of ic 7495 regenerator LG1600KXH LG1600KXH0622 LG1600KXH2488 LG1605DXB TF1004A LG1600KXH4977 wolaver
Text: Data Sheet June 1999 LG1600KXH Clock and Data Regenerator Features • Integrated clock recovery and data retiming ■ Surface-mount package ■ Single ECL supply ■ Robust FPLL design ■ Operation up to BER = 1e–3 ■ SONET/SDH compatible loss of signal alarm
|
Original
|
LG1600KXH
OC-12
OC-96/STM-4
STM-32
DS99-255HSPL
1084-18
Internal diagram of ic 7495
regenerator
LG1600KXH0622
LG1600KXH2488
LG1605DXB
TF1004A
LG1600KXH4977
wolaver
|
PDF
|
jitter in clock sources
Abstract: No abstract text available
Text: Helping Customers Innovate, Improve & Grow Jitter in Clock Sources Application Note Note Introduction Continuous advances in high-speed communication and measurement systems require higher levels of performance from system clocks and references. Performance acceptable in the past may not be sufficient
|
Original
|
D-74924
1-88-VECTRON-1
jitter in clock sources
|
PDF
|
HFTA-05
Abstract: wolaver measure error rates trial MAX3675 MAX3875 wolaver
Text: HFTA-05.0 Rev 2; 11/07 Statistical Confidence Levels for Estimating Error Probability Note: This article has been previously published in Lightwave Magazine April 2000 , and in the Maxim Engineering Journal (volume 37). Maxim Integrated Products Statistical Confidence Levels
|
Original
|
HFTA-05
MAX3675
MAX3875,
wolaver measure error rates
trial
MAX3875
wolaver
|
PDF
|
wolaver
Abstract: FCT388915T FCT3932 signal detection circuit "peak hold" constant vol nyquist plot
Text: PHASE-LOCKED LOOP CLOCK GENERATORS APPLICATION NOTE AN-155 Integrated Device Technology, Inc. By Anupama Hegde INTRODUCTION FREQUENCY MULTIPLICATION .51 JITTER . 52
|
Original
|
AN-155
wolaver
FCT388915T
FCT3932
signal detection circuit "peak hold" constant vol
nyquist plot
|
PDF
|
Internal diagram of ic 7495
Abstract: lg1600axd LG1600FXH LG1600FXH0553 LG1600FXH0622 LG1600FXH2488 LG1605DXB TF1004A wolaver
Text: Data Sheet August 1999 LG1600FXH Clock and Data Regenerator Features • Integrated clock recovery and data retiming ■ Surface-mount package ■ Single ECL supply ■ Robust FPLL design ■ Operation up to BER = 1e–3 ■ SONET/SDH compatible loss of signal alarm
|
Original
|
LG1600FXH
OC-12
OC-96/STM-4
STM-32
DS99-186HSPL
DS96-237FCE)
Internal diagram of ic 7495
lg1600axd
LG1600FXH0553
LG1600FXH0622
LG1600FXH2488
LG1605DXB
TF1004A
wolaver
|
PDF
|
wolaver
Abstract: GR1244-CORE SD-22
Text: Helping Customers Innovate, Improve & Grow Jitter in Clock Sources Application Note Note Introduction Continuous advances in high-speed communication and measurement systems require higher levels of performance from system clocks and references. Performance acceptable in the past may not be sufficient
|
Original
|
D-74924
1-88-VECTRON-1
wolaver
GR1244-CORE
SD-22
|
PDF
|
jitter
Abstract: GR-1244-CORE Phase locked loops BELLCORE BELLCORE GR-1244-CORE roland wolaver
Text: Appendix B. References [1] John Bellamy, Digital Telephony, Wiley-Interscience, New York, 1991 [2] Bellcore Communications Research, Clocks for the Synchronized Network: Common Generic Criteria GR-1244-CORE, Piscataway, N.J., 1995 [3] International Telecommunication Union, http://www.itu.int.publications
|
Original
|
GR-1244-CORE,
jitter
GR-1244-CORE
Phase locked loops
BELLCORE
BELLCORE GR-1244-CORE
roland
wolaver
|
PDF
|
wolaver
Abstract: wolaver measure error rates
Text: HFTA-010.0: Physical Layer Performance: Testing the Bit Error Ratio BER This technical article first appeared in Lightwave Magazine, September, 2004, “Explaining those BER testing mysteries.” The ultimate function of the physical layer in any digital communication system is to transport bits of data
|
Original
|
HFTA-010
wolaver
wolaver measure error rates
|
PDF
|
Untitled
Abstract: No abstract text available
Text: Data Sheet June 1999 m ic r o e le c t r o n ic s group Lucent Technologies Bell Labs Innovations LG1600KXH Clock and Data Regenerator Features • Integrated clock recovery and data retiming ■ Surface-mount package ■ Single ECL supply ■ Robust FPLL design
|
OCR Scan
|
LG1600KXH
OC-12
OC-96/STM-4
STM-32
TF1004A
|
PDF
|
Untitled
Abstract: No abstract text available
Text: B t261 Distinguishing Features Programmable 12-bit Video Timing Bidirectional HSYNC and CLOCK Pins Horizontal Sync Noise Gating External VCO Support Standard MPU Interface TTL Compatible + 5 V Monolithic CMOS 28-pin PLCC Package Typical Power Dissipation: 300 mW
|
OCR Scan
|
12-bit
28-pin
L261001
11Q73
Bt261
7A11G73
0Q3241G
|
PDF
|
Untitled
Abstract: No abstract text available
Text: Data Sheet August 1999 microelectronics group Lucent Technologies Bell Labs Innovations LG1600FXH Clock and Data Regenerator Features • Integrated clock recovery and data retiming ■ Surface-mount package ■ Single ECL supply ■ Robust FPLL design ■ Operation up to BER = 1e-3
|
OCR Scan
|
LG1600FXH
OC-12
OC-96/STM-4
STM-32
DS99-186HSPL
DS96-237FCE)
|
PDF
|
|
LG1600KXH
Abstract: LG1600KXH0622 LG1600KXH2488 LG1605DXB TF1004A wolaver
Text: Data Sheet June 1999 microelectronics group Lucent Technologies Bell Labs Innovations LG1600KXH Clock and Data Regenerator Features • Integrated clock recovery and data retiming ■ Surface-mount package ■ Single ECL supply ■ Robust FPLL design ■ Operation up to BER = 1e- 3
|
OCR Scan
|
LG1600KXH
OC-12
OC-96/STM-4
STM-32
TF1004A
LG1600KXH0622
LG1600KXH2488
LG1605DXB
wolaver
|
PDF
|