7C188
Abstract: CY7C188
Text: CY7C188 • / CYPRESS 32K x 9 Static RAM Features Functional Description • High speed — 20 ns The CY7C188 is a high-perform ance CMOS static R A M organized as 32,768 words by 9 bits. Easy mem ory expansion is provided by an active-LOW chip enable C E j , an active-H IG H chip enable (C E2),
|
OCR Scan
|
PDF
|
CY7C188
32-Lead
300-Mil)
38-00220-C
7C188
|
Untitled
Abstract: No abstract text available
Text: Ei SST CY7C199 W f CYPRESS 32K x 8 Static RAM Features Functional Description • High speed — 12 ns • Fast tuoE • CMOS for optimum speed/power • Low active power — 880 mW • Low standby power — 165 mW • Easy memory expansion with CE and OE features
|
OCR Scan
|
PDF
|
CY7C199
CY7C199
25fiTbb2
|
CY7C330-50TMB
Abstract: CY7C330 7C330
Text: CY7C330 '# C Y P R E S S Features • TVelve I/O macrocells each having: — registered, three-state I/O pins — input register clock select multi plexer — feed back multiplexer — output enable OE multiplexer • All twelve macrocell state registers
|
OCR Scan
|
PDF
|
CY7C330
300-Mil)
CY7C330â
28DMB
28-Lead
28HMB
28-Pin
CY7C330-50TMB
7C330
|
Untitled
Abstract: No abstract text available
Text: PRELIM INARY CY82C692 Pentium hyperCache™ Chipset Data-Path Controller with Integrated Cache Features • Supports ail 3.3V Pentium™-class processors, AMD K5, K6 and Cyrix M1 CPUs • Two-bit wraparound counter supporting Intel Burst or Linear burst sequence
|
OCR Scan
|
PDF
|
CY82C692
CY82C691
CY82C693
64-bit
CY82C691
128-KB)
|
Untitled
Abstract: No abstract text available
Text: /UHOU. i I/ o u / a u CY7C460 CY7C462 CY7C464 Revision: August 17,1994 F# CYPRESS Cascadable 8K x 9 FIFO Cascadable 16K x9F IF O Cascadable 32K x9F IF O Features Functional Description • 8K x 9 ,16K x 9 ,32K x 9 FIFO buffer memory • Asynchronous read/write
|
OCR Scan
|
PDF
|
CY7C460
CY7C462
CY7C464
600-mil
EDT7205
IDT7206
CY7C460
25fiTbb2
|
Untitled
Abstract: No abstract text available
Text: PRELIM INARY CY82C691 Pentium hyperCache™ Chipset System Controller Features • Provides control for the cache, system memory, and the PCI bus • PCI Bus Rev. 2.1 compliant • Supports 3V Pentium™, AMD K5, K6, and Cyrix 6x86 M1 CPUs • Support for WB or WT L1 cache
|
OCR Scan
|
PDF
|
CY82C691
8Kx21
|
Untitled
Abstract: No abstract text available
Text: CYPRESS SEMICONDUCTOR b5E T> 2 5 0 ^ 2 QQ1Q7T2 CYP CY7B991 CY7B992 PRELIMINARY CYPRESS SEMICONDUCTOR TÔ2 P rogram m ab le Skew C lock B u ffer P S C B Functional Description • Output pair skew <100 ps typical (250 max.) • All outputs skew <250 ps typical
|
OCR Scan
|
PDF
|
CY7B991
CY7B992
T-90-20
|
333Q
Abstract: CY7C269 C2692
Text: CY7C269 CYPRESS Features • • C M O S for optim um speed/pow er • H igh speed com m ercial and m ilitary — 15-ns ad dress set-up • — 12-ns clock to output • O n-chip d iagn ostic sh ift register — For serial ob servability and con trollab ility o f the ou tpu t register
|
OCR Scan
|
PDF
|
CY7C269
15-ns
12-ns
7C269W)
300-mil,
28-pin
CY7C269
38-00069-G
001SS
333Q
C2692
|
bt ramdac
Abstract: 2062T YP167
Text: IC d esig n s Graphics Frequency Synthesizers ICD2062B Dual Programmable ECL/TTL Clock Generator Single-Chip Dual Programmable Oscillator Handles All Frequency Requirements of High-Performance Graphic Systems 2nd Generation Dual Oscilla tor Graphics Clock Generator
|
OCR Scan
|
PDF
|
ICD2062B
KHz-165
KHz-120
21-Bit
DD15744
20-Pfn
20-Pin
bt ramdac
2062T
YP167
|
145-Pin
Abstract: No abstract text available
Text: fax id: 5600 VAC068A VMEbus Address Controller Features — Supports unaligned transfers • Optional companion part to VIC068A • Implements master/slave VMEbus interface in conjunc tion with the VIC068A • Complete VMEbus and I/O DMA capability for a 32-bit
|
OCR Scan
|
PDF
|
VAC068A
VIC068A
32-bit
64-Kbyte
00B1555
145-Pin
|
STATIC RAM 6264
Abstract: ram 6264 Hyundai Semiconductor 6264 Hyundai 6264 DD172 CY6264
Text: CYPRESS PRELIMINARY CY6264 8K x 8 Static RAM Features active HIGH chip enable CE2 , and active LOW output enable (OE) and three-state • 55,70 ns access times drivers. Both devices have an automatic • CMOS for optimum speed/power power-down feature (CEi), reducing the
|
OCR Scan
|
PDF
|
CY6264
CY6264is
450-mil
300-mil
25iHbb2
STATIC RAM 6264
ram 6264
Hyundai Semiconductor 6264
Hyundai 6264
DD172
|
Untitled
Abstract: No abstract text available
Text: CY7C330 '# C Y P R E S S CMOS Programmable Synchronous State Machine Three separate clocks— two inputs, one output Common pin 14-co n tro lled or product term —controlled output en able for each I/O pin 256 product terms—32 per pair of macrocells, variable distribution
|
OCR Scan
|
PDF
|
CY7C330
14-controlled)
CY7C330â
28LMB
28-Square
28QMB
28-Pin
28TMB
|
programmer manual EPLD cypress
Abstract: No abstract text available
Text: l l lt fM d l l l t? . I U t? 5 U d y , M U y U 5 > l I I , ItKfcS Revision: Tuesday, June 28,1994 pASIC380 Family F/ CYPRESS Features • Very high speed — Loadable counter frequencies greater than 100 MHz — Chip-to-chip operating frequencies up to 85 MHz
|
OCR Scan
|
PDF
|
pASIC380
16-bit
0014L22
programmer manual EPLD cypress
|