Please enter a valid full or partial manufacturer part number with a minimum of 3 letters or numbers

    DATA37 Search Results

    SF Impression Pixel

    DATA37 Price and Stock

    Glenair Inc TEST-DATA-37S2N0F

    3GPDE124-2-37S2-N-0-F TEST DATA LOT CHARGE
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    Interstate Connecting Components TEST-DATA-37S2N0F
    • 1 -
    • 10 -
    • 100 -
    • 1000 -
    • 10000 -
    Buy Now

    Glenair Inc TEST-DATA-37P2NOF

    3GPDE124-2-37P2-N-0-F TEST REPORT LOT CHARGE
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    Interstate Connecting Components TEST-DATA-37P2NOF
    • 1 -
    • 10 -
    • 100 -
    • 1000 -
    • 10000 -
    Buy Now

    DATA37 Datasheets Context Search

    Catalog Datasheet MFG & Type PDF Document Tags

    Untitled

    Abstract: No abstract text available
    Text: Advance Data Sheet August 1998 LU5M31 Gigabit Ethernet Media Access Controller MAC Overview The LU5M31 is a single-port 1 Gbit/s MAC that incorporates physical coding sublayer (PCS) functionality. The LU5M31 is intended to enhance 10/ 100 Mbits/s Ethernet frame switching, multiple port


    Original
    PDF LU5M31 LU5M31 8b/10b DS98-351LAN DS97-447LAN)

    ADSP-21000

    Abstract: ADSP-21020 ADSP-21060 ADSP-21062 ADSP-21062L tddg
    Text: a ADSP-2106x SHARC DSP Microcomputer Family ADSP-21062/ADSP-21062L SUMMARY High Performance Signal Processor for Communications, Graphics and Imaging Applications Super Harvard Architecture Four Independent Buses for Dual Data Fetch, Instruction Fetch and Nonintrusive I/O


    Original
    PDF ADSP-2106x ADSP-21062/ADSP-21062L 32-Bit 240-Lead 225-Ball 40-Bit ADSP-21062KS-133 ADSP-21062KS-160 ADSP-21000 ADSP-21020 ADSP-21060 ADSP-21062 ADSP-21062L tddg

    ADVANCED COMMUNICATION DEVICES

    Abstract: ACD80800 ACD80900 ACD82216 ACD82224 16N03 P03R
    Text: Advanced Communication Devices Corp ADVANCE INFORMATION Data Sheet: ACD82224 ACD82224 24 Ports 10/100 Fast Ethernet Switch Last Update: September 19, 2000 Please check ACD’ s website for update information before starting a design Web site: http://www.acdcorp.com


    Original
    PDF ACD82224 Register-20 ADVANCED COMMUNICATION DEVICES ACD80800 ACD80900 ACD82216 ACD82224 16N03 P03R

    SMD45

    Abstract: SMD34 224 d5 smd zd 15 p240f1 SMD52 SMD46 SMD-42 smd M16 SMD23
    Text: お客様各位 カタログ等資料中の旧社名の扱いについて 2010 年 4 月 1 日を以って NEC エレクトロニクス株式会社及び株式会社ルネサステクノロジ が合併し両社の全ての事業が当社に承継されております。従いまして、本資料中には旧社


    Original
    PDF PD98421 PD98421 MHz50 S13650JJ6V0DS P240F1-80-GA5 SMD45 SMD34 224 d5 smd zd 15 p240f1 SMD52 SMD46 SMD-42 smd M16 SMD23

    M25P40

    Abstract: ST10 VDFPN
    Text: M25P40 4 Mbit, Low Voltage, Serial Flash Memory With 40MHz SPI Bus Interface FEATURES SUMMARY • ■ ■ ■ ■ ■ ■ ■ ■ 4 Mbit of Flash Memory Page Program up to 256 Bytes in 1.5ms (typical) Sector Erase (512 Kbit) in 1s (typical) Bulk Erase (4 Mbit) in 4.5s (typical)


    Original
    PDF M25P40 40MHz M25P40 ST10 VDFPN

    AT17256

    Abstract: 7Pin din Connector AN076 qfp 32 k2511 phillips handbook XPLA1 UNSIGNED SERIAL DIVIDER using vhdl
    Text: APPLICATION NOTE AN076 Using the Philips PZ3960 Evaluation Board 1998 Jul 21 Philips Semiconductors Application note Using the Philips PZ3960 Evaluation Board AN076 INTRODUCTION This note discusses the use of the Philips PZ3960 evaluation board. The main functions of the evauation board are the


    Original
    PDF AN076 PZ3960 PZ3960 PZ3128 PZ3128. AT17256 7Pin din Connector AN076 qfp 32 k2511 phillips handbook XPLA1 UNSIGNED SERIAL DIVIDER using vhdl

    Untitled

    Abstract: No abstract text available
    Text: To our customers, Old Company Name in Catalogs and Other Documents On April 1st, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid


    Original
    PDF

    Untitled

    Abstract: No abstract text available
    Text: a Commercial Grade SHARC Family DSP Microcomputer ADSP-21061/ADSP-21061L SUMMARY High performance signal processor for communications, graphics, and imaging applications Super Harvard Architecture Four independent buses for dual data fetch, instruction fetch, and nonintrusive I/O


    Original
    PDF ADSP-21061/ADSP-21061L 32-bit 240-Lead 225-Ball

    SMD phase shifter 0201

    Abstract: ts201S ADSP-TS201SABP-050 ADSP-TS201SABP-060 l3bc
    Text: TigerSHARC Embedded Processor ADSP-TS201S • a KEY FEATURES KEY BENEFITS Up to 600 MHz, 1.67 ns instruction cycle rate 24M bits of internal—on-chip—DRAM memory 25 mm x 25 mm 576-ball thermally enhanced ball grid array package Dual-computation blocks—each containing an ALU, a


    Original
    PDF 576-ball) 14-channel 32-bit 40-bit 64-bit BP-576 576-Ball SMD phase shifter 0201 ts201S ADSP-TS201SABP-050 ADSP-TS201SABP-060 l3bc

    EM6110V1QFP64D

    Abstract: EM6110 1669 -06 TQFP64 OPT07 db3 s19 MUX/lem lcd 134940 - DS7-342SX160N0-N
    Text: EM MICROELECTRONIC - MARIN SA EM6110 Universal LCD Controller with Low Mux and Static LCD Driver Description Features ‰ I C & 3 wires serial interface. ‰ Programmable multiplex rates 8, 4, 3, 2 and static. ‰ All segments ON by SET bit command ‰ All segments OFF by BLANK bit command


    Original
    PDF EM6110 EM6110 EM6110V1QFP64D 1669 -06 TQFP64 OPT07 db3 s19 MUX/lem lcd 134940 - DS7-342SX160N0-N

    Supersparc

    Abstract: IEEE754 STP1021A
    Text: STP1021A July 1997 SuperSPARC -II DATA SHEET SPARC v8 32-Bit Superscalar Microprocessor DESCRIPTION The STP1021A is a new member of the SuperSPARC-II family of microprocessor products. Like its predecessors STP1020N, STP1020 and STP1021 this new part is fully SPARC Version 8 compliant and is completely upward compatible with the earlier SPARC Version 7 implementations running over 9,400 SPARC applications and development


    Original
    PDF STP1021A 32-Bit STP1021A STP1020N, STP1020 STP1021) instructionta32 addr18 data50 Supersparc IEEE754

    ADSP-21000

    Abstract: ADSP-21020 ADSP-21060 ADSP21061 ADSP-21061 ADSP21061L ADSP-21061L ADSP-21062 ADSP 21 XXX Sharc processor
    Text: September 1997 ADSP-21061L SHARC Preliminary Data Sheet For current information contact Analog Devices at 617 461-3881 ADSP-21061L SHARC Preliminary Data Sheet  SUMMARY • High-Performance Signal Computer for Speech, Audio, Graphics, Control, and Imaging Applications


    Original
    PDF ADSP-21061L 32-Bit ADSP-21061LKS-133x ADSP-21061LKS-160x P3200-2 ADSP-21000 ADSP-21020 ADSP-21060 ADSP21061 ADSP-21061 ADSP21061L ADSP-21062 ADSP 21 XXX Sharc processor

    mpc560xb bolero

    Abstract: MPC5606B CHN 949 transistor BC 247 LINFlex PROTOCOL linflex MPC560xB "Base Station subsystem 30f131 pj 989
    Text: Devices Supported: MPC5607B MPC5607BRM Rev. 5 31 Jan 2010 MPC5607B Microcontroller Reference Manual, Rev. 5 Freescale Semiconductor Preliminary—Subject to Change Without Notice 1 Because of an order from the United States International Trade Commission, BGA-packaged product lines and part numbers indicated here currently are not available


    Original
    PDF MPC5607B MPC560xB MPC5607BRM MPC5607B mpc560xb bolero MPC5606B CHN 949 transistor BC 247 LINFlex PROTOCOL linflex "Base Station subsystem 30f131 pj 989

    IC 651

    Abstract: contactless Functional Specification EN753-2 nxp proximity antenna design 7816-6 AMD1 NXP antenna design guide
    Text: MF0 IC U1 Functional specification contactless single-trip ticket IC Rev. 3.2 — 3 April 2007 Product data sheet 028632 PUBLIC 1. General description NXP has developed the mifare MF0 IC U1 to be used with Proximity Coupling Devices PCD according to ISO/IEC14443A. The communication layer (mifare RF Interface)


    Original
    PDF ISO/IEC14443A. ISO/IEC14443A EN753-2. IC 651 contactless Functional Specification EN753-2 nxp proximity antenna design 7816-6 AMD1 NXP antenna design guide

    ADDS-2106x-EZ

    Abstract: ADDS-2106x-EZ-Lite DT812 C3244 ADSP-21061LAS-176
    Text: BACK a ADSP-2106x SHARC DSP Microcomputer Family ADSP-21061/ADSP-21061L 240-Lead PQFP Package Pin-Compatible with ADSP-21060 4 Mbit and ADSP-21062 (2 Mbit) Flexible Data Formats and 40-Bit Extended Precision 32-Bit Single-Precision and 40-Bit Extended-Precision


    Original
    PDF 32-Bit ADSP-21061KS-133 ADSP-21061KS-160 ADSP-21061KS-200 ADSP-21061LKS-160 ADSP-21061LKS-176 ADSP-21061LAS-176 ADSP-21061 240-lead ADSP-21061L ADDS-2106x-EZ ADDS-2106x-EZ-Lite DT812 C3244 ADSP-21061LAS-176

    adsp 210xx architecture diagram

    Abstract: ADSP-21000 ADSP-21060 ADSP-21061 ADSP-21061L ADSP-21062 ADDS-2106x-EZ-Lite
    Text: a ADSP-2106x SHARC DSP Microcomputer Family ADSP-21061/ADSP-21061L Pin-Compatible with ADSP-21060 4 Mbit and ADSP-21062 (2 Mbit) Flexible Data Formats and 40-Bit Extended Precision 32-Bit Single-Precision and 40-Bit Extended-Precision IEEE Floating-Point Data Formats


    Original
    PDF ADSP-2106x ADSP-21061/ADSP-21061L ADSP-21060 ADSP-21062 40-Bit 32-Bit 80-Bit adsp 210xx architecture diagram ADSP-21000 ADSP-21060 ADSP-21061 ADSP-21061L ADSP-21062 ADDS-2106x-EZ-Lite

    EE-68

    Abstract: ts201 Embedded Processor Preliminary Data Sheet link port ts201 32X32 ADSP-TS201S l3bc ADSP-TS201SABP-6X ADSP-TS201SABP-X
    Text: TigerSHARC Embedded Processor ADSP-TS201S Preliminary Technical Data KEY FEATURES KEY BENEFITS Up to 600 MHz, 1.67 ns Instruction Cycle Rate 24M Bits of Internal—On-Chip—DRAM Memory 25x25 mm 576-Ball Thermally Enhanced Ball Grid Array Package Dual Computation Blocks—Each Containing an ALU, a Multiplier, a Shifter, a Register File, and a Communications Logic


    Original
    PDF ADSP-TS201S 576-Ball) 24Mbit BP-576 ADSP-TS201SABP-X C00000-0-03/03 BP-576) EE-68 ts201 Embedded Processor Preliminary Data Sheet link port ts201 32X32 ADSP-TS201S l3bc ADSP-TS201SABP-6X ADSP-TS201SABP-X

    PCR 406 J

    Abstract: MPC5605 MPC5606B MPC5605B PCR 606 J MPC5607BRM transistor pcr 606 j MPC5607B APC UPS CIRCUIT DIAGRAM 7M 0880 IC pin ,j10
    Text: MPC5607B Microcontroller Reference Manual Devices Supported: MPC5607B MPC5606B MPC5605B MPC5607BRM Rev. 6 30 Jun 2010 MPC5607B Microcontroller Reference Manual, Rev. 6 Freescale Semiconductor 1 Preliminary—Subject to Change Without Notice Chapter 1 Overview


    Original
    PDF MPC5607B MPC5607B MPC5606B MPC5605B MPC5607BRM PCR 406 J MPC5605 MPC5606B MPC5605B PCR 606 J MPC5607BRM transistor pcr 606 j APC UPS CIRCUIT DIAGRAM 7M 0880 IC pin ,j10

    AD14060

    Abstract: ad14060lbf AD14060L ADSP-21060 lA1d ms2107 ADSP-20160 22760a
    Text: Quad-SHARC DSP Multiprocessor Family AD14060/AD14060L CS TIMEXP LINK 1 LINK 3 LINK 4 IRQ2–0 FLAG2, 0 CPA SPORT 1 SPORT 0 TCK, TMS, TRST FLAG1 FLAG3 TDO LINK 0 LINK 2 LINK 5 TDI SHARC_B EBOOT, LBOOT, BMS EMU CLKIN RESET SPORT 0 TCK, TMS, TRST FLAG1 FLAG3


    Original
    PDF AD14060/AD14060L ADDR31 DATA47 308-Lead QS-308) AD14060BF-4 AD14060LBF-4 C00667 AD14060 ad14060lbf AD14060L ADSP-21060 lA1d ms2107 ADSP-20160 22760a

    SuperSPARC

    Abstract: Mbus master 250 slave circuit tmx390 STP1091-60
    Text: S un M icroelectronics July 1997 Multi-Cache Controller DATA SHEET Integrated Cache Controller for SuperSPARC D e s c r ip t io n The STP1091 is a high-performance external cache controller for the STP1020 SuperSPARC and STP1021 (SuperSPARC-II) microprocessors. It is used when a large secondary cache or an interface to a non-MBus sys­


    OCR Scan
    PDF STP1091 STP1020 STP1021 33x8k STP1091PGA-75 STP1091PGA-90 STP1020HS STP1091 SuperSPARC Mbus master 250 slave circuit tmx390 STP1091-60

    Untitled

    Abstract: No abstract text available
    Text: ADSP-2106x SHARC DSP Microcomputer Family ADSP-21062/ADSP-21060 ANALOG DEVICES SUMMARY High Performance Signal Processor for Communica­ tions, Graphics, and Imaging Applications Super Harvard ARchitecture Computer SHARC — Four Independent Buses for Dual Data Fetch,


    OCR Scan
    PDF ADSP-2106x ADSP-21062/ADSP-21060 32-Bit ADSP-21060KS-133* ADSP-21060KS-160* ADSP-21060LKS-133* ADSP-21060LKS-160*

    Untitled

    Abstract: No abstract text available
    Text: ADSP-2106X SHARC DSP Microcomputer Family ANALOG DEVICES ADSP-21061/ADSP-21061L S UM M AR Y High Performance Signal Com puter for Speech, Sound, Graphics and Imaging Applications Super Harvard Architecture Com puter SHARC — Four Independent Buses for Dual Data, Instructions,


    OCR Scan
    PDF ADSP-2106X ADSP-21061/ADSP-21061L 32-Bit SP-21061 240-lead -21061L 225-Ball

    csc 9803

    Abstract: QML-38534 LA4-DA BMS SYSTEM qualification CE7Y
    Text: REVISIONS LTR A DESCRIPTION DATE YR-MO-DA Add device type REV APPROVED 98-12-10_ K. A. Cottonqim A A A A A A A A A A A A A A A A A A A 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 REV A


    OCR Scan
    PDF AD14060LBF/QML-4 5962-9750702HXC AD14060LTF/QML-4 csc 9803 QML-38534 LA4-DA BMS SYSTEM qualification CE7Y

    LC 7011

    Abstract: Self-checking circuit
    Text: Ä PLESSEY W S em ico n d u cto rs. M A R C H 1989 PR ELIM INA R Y IN FO R M A TIO N MV7011 32-BIT MATHEMATICALLY VERIFIED MICROPROCESSOR The M V 7011 is a 32-bit m icro p ro ce sso r which has been designed as a full im plem entation ot the RSRE VIPER* 1A specification. The use of formal mathematical


    OCR Scan
    PDF MV7011 32-BIT MV7011 LC 7011 Self-checking circuit