asynchronous fifo vhdl
Abstract: 8 BIT ALU design with verilog/vhdl code full subtractor using ic 74138 74139 for bcd to excess 3 code vhdl code for 8bit bcd to seven segment display 32 BIT ALU design with verilog/vhdl code 74594 16 BIT ALU design with verilog/vhdl code B1516 RAM1024
Text: QuickWorks User Manual with SpDE Reference Release 2009.2.1 Contact Information QuickLogic Corporation 1277 Orleans Drive Sunnyvale, CA 94089 Phone: (408) 990-4000 (US) (905) 940-4149 (Canada) +(44) 1932-57-9011 (Europe) +(852) 2567-5441 (Asia) E-mail: info@quicklogic.com
|
Original
|
|
PDF
|
OB33LN
Abstract: ProASICPLUS Flash Family FPGAs v3.3
Text: v3.3 ProASICPLUS TM Flash Family FPGAs Features and Benefits • • High Capacity I/O • • • • • 75,000 to 1 million System Gates 27k to 198kbits of Two-Port SRAM 66 to 712 User I/Os Reprogrammable Flash Technology • • • • 0.22µ 4LM Flash-based CMOS Process
|
Original
|
APA075,
APA150,
APA300
OB33LN
ProASICPLUS Flash Family FPGAs v3.3
|
PDF
|
Untitled
Abstract: No abstract text available
Text: v5.0 ProASICPLUS TM Flash Family FPGAs Features and Benefits • High Capacity High Performance Routing Hierarchy Commercial and Industrial • • • • • • • 75,000 to 1 Million System Gates 27 k to 198 kbits of Two-Port SRAM 66 to 712 User I/Os
|
Original
|
|
PDF
|
schematic diagram online UPS for high frequency
Abstract: ag19
Text: v3.3 ProASICPLUS TM Flash Family FPGAs Features and Benefits • • High Capacity I/O • • • • • 75,000 to 1 million System Gates 27k to 198kbits of Two-Port SRAM 66 to 712 User I/Os Reprogrammable Flash Technology • • • • 0.22µ 4LM Flash-based CMOS Process
|
Original
|
|
PDF
|
APA750
Abstract: GL25 4kx8 sram
Text: v3 .4 PLUS ProASIC TM Flash Family FPGAs Features and Benefits • • High Capacity I/O • • • • • 75,000 to 1 million System Gates 27k to 198kbits of Two-Port SRAM 66 to 712 User I/Os Reprogrammable Flash Technology • • • • 0.22µ 4LM Flash-based CMOS Process
|
Original
|
|
PDF
|
RAM256X9SST
Abstract: ProASICPLUS Flash Family FPGAs v5.0
Text: v5.0 ProASICPLUS TM Flash Family FPGAs Features and Benefits • High Capacity High Performance Routing Hierarchy Commercial and Industrial • • • • • • • 75,000 to 1 Million System Gates 27 k to 198 kbits of Two-Port SRAM 66 to 712 User I/Os
|
Original
|
APA075,
APA150,
APA300
RAM256X9SST
ProASICPLUS Flash Family FPGAs v5.0
|
PDF
|
APA075
Abstract: No abstract text available
Text: v4.1 ProASICPLUS TM Flash Family FPGAs Features and Benefits High Capacity Commercial and Industrial • • • 75,000 to 1 Million System Gates 27 k to 198 kbits of Two-Port SRAM 66 to 712 User I/Os Military and Mil-Std 883B • • • 300, 000 to 1 million System Gates
|
Original
|
APA075,
APA150,
APA300
APA075
|
PDF
|
1kx8 static ram
Abstract: No abstract text available
Text: v5.1 ProASICPLUS ® Flash Family FPGAs Features and Benefits High Performance Routing Hierarchy • • • • High Capacity Commercial and Industrial • • • I/O 75,000 to 1 Million System Gates 27 k to 198 kbits of Two-Port SRAM 66 to 712 User I/Os
|
Original
|
32-Bit
APA075,
APA150,
APA300
1kx8 static ram
|
PDF
|
OB25LPLL
Abstract: diagram LG 21 fs 4 bg model circuits MIL-STD-8831 RAM256X9AA APA075
Text: v5.5 ProASICPLUS ® Flash Family FPGAs Features and Benefits High Performance Routing Hierarchy • • • • High Capacity Commercial and Industrial • • • I/O 75,000 to 1 Million System Gates 27 k to 198 kbits of Two-Port SRAM 66 to 712 User I/Os
|
Original
|
32-Bit
APA075,
APA150,
APA300
OB25LPLL
diagram LG 21 fs 4 bg model circuits
MIL-STD-8831
RAM256X9AA
APA075
|
PDF
|
iob25hh
Abstract: RAM256X9AA
Text: ProASICPLUS Macro Library Guide R1-2002 Actel Corporation, Sunnyvale, CA 94086 2002 Actel Corporation. All rights reserved. Part Number: 5579016-1 Release: June 2002 No part of this document may be copied or reproduced in any form or by any means without prior written consent of Actel.
|
Original
|
R1-2002
iob25hh
RAM256X9AA
|
PDF
|
scr 122
Abstract: No abstract text available
Text: ASICmaster ä User’s Guide Windows NT ä and UNIX ® Environments Actel Corporation, Sunnyvale, CA 94086 1999 Actel Corporation. All rights reserved. Printed in the United States of America Part Number: 5579018-0 Release: November 1999 No part of this document may be copied or reproduced in any form or by
|
Original
|
|
PDF
|
Untitled
Abstract: No abstract text available
Text: v3.5 ProASICPLUS TM Flash Family FPGAs Features and Benefits • • High Capacity I/O • • • • • 75,000 to 1 Million System Gates 27k to 198kbits of Two-Port SRAM 66 to 712 User I/Os Reprogrammable Flash Technology • • • • 0.22µ 4LM Flash-Based CMOS Process
|
Original
|
198kbits
|
PDF
|
Untitled
Abstract: No abstract text available
Text: v2.0 ProASICPLUS Flash Family FPGAs F ea t u re s an d B e n e fi t s • 100% Routability and Utilization H ig h C a p ac it y I/O • 75,000 to 1 million System Gates • 27k to 198kbits of Two-Port SRAM • 66 to 712 User I/Os Re pr og ra mm a b le Fl as h T ec h no lo g y
|
Original
|
198kbits
|
PDF
|
256X9SST
Abstract: FIFO256X9AA AC281 APA075 APA1000 APA150 APA300 APA450 APA600 APA750
Text: Application Note AC281 ProASICPLUS RAM/FIFO Blocks Introduction The memory in the ProASICPLUS family provides great configuration flexibility. Unlike many other programmable logic devices, each ProASICPLUS block is designed and optimized as a two-port memory 1
|
Original
|
AC281
256-word,
256X9SST
FIFO256X9AA
AC281
APA075
APA1000
APA150
APA300
APA450
APA600
APA750
|
PDF
|
|
RAM64K36
Abstract: wd19 RD23 RAM256X9 WD21
Text: A pp l i c a t i o n N o t e A C 1 7 7 Implementing Multi-Port Memories in Axcelerator Devices I n tro du ct i on This application note describes a user configurable VHDL wrapper for implementing dual-port and quad-port memory structures using a small number of programmable logic tiles
|
Original
|
128x36,
256x18,
512x9,
RAM64K36
wd19
RD23
RAM256X9
WD21
|
PDF
|
APA1000
Abstract: actel PLL schematic AD 149 AE9 APA075 APA150 APA300 APA450 APA750 624 CCGA ACTEL proASIC PLUS APA450
Text: v5.5 ProASICPLUS ® Flash Family FPGAs Features and Benefits High Performance Routing Hierarchy • • • • High Capacity Commercial and Industrial • • • I/O 75,000 to 1 Million System Gates 27 k to 198 kbits of Two-Port SRAM 66 to 712 User I/Os
|
Original
|
|
PDF
|
A500K050
Abstract: A500K130 A500K180 A500K270 IOAD16 C24IO
Text: Discontinued – v3.0 ProASIC 500K Family F ea t u re s an d B e n e fi t s I/O • Mixed 2.5V/3.3V Support with Individually-Selectable Voltage and Slew Rate • 3.3V, PCI Compliance PCI Revision 2.2 H ig h C a p ac it y • 100,000 to 475,000 System Gates
|
Original
|
32-bit
A500K050
A500K130
A500K180
A500K270
IOAD16
C24IO
|
PDF
|
Untitled
Abstract: No abstract text available
Text: Advanced v1.2 ProASICPLUS Military and Aerospace FPGAs Fe a t ur es an d B e ne f i ts High C apaci t y • 300,000 to 1 million System Gates • 72k to 198kbits of Two-Port SRAM • 158 to 712 User I/Os Rep ro gra m m able Fl as h T ech nol ogy • Operates over Full Military Temperature Range –55°C to
|
Original
|
198kbits
|
PDF
|
serial-in serial-out parallel-in
Abstract: schematic diagram online UPS RAM256X9AA ProASICPLUS Flash Family FPGAs v3.5
Text: v3.5 ProASICPLUS TM Flash Family FPGAs Features and Benefits • • High Capacity I/O • • • • • 75,000 to 1 Million System Gates 27k to 198kbits of Two-Port SRAM 66 to 712 User I/Os Reprogrammable Flash Technology • • • • 0.22µ 4LM Flash-Based CMOS Process
|
Original
|
APA075,
APA150,
APA300
serial-in serial-out parallel-in
schematic diagram online UPS
RAM256X9AA
ProASICPLUS Flash Family FPGAs v3.5
|
PDF
|
gl324
Abstract: 180 nm CMOS standard cell library AMI 198kB ProASICPLUS Flash Family FPGAs v3.2 APA075
Text: v3.2 TM ProASICPLUS Flash Family FPGAs F ea t u re s an d B e n e fi t s • 100% Routability and Utilization H ig h C a p ac it y I/O • 75,000 to 1 million System Gates • 27k to 198kbits of Two-Port SRAM • 66 to 712 User I/Os Re pr og ra mm a b le Fl as h T ec h no lo g y
|
Original
|
198kbits
gl324
180 nm CMOS standard cell library AMI
198kB
ProASICPLUS Flash Family FPGAs v3.2
APA075
|
PDF
|
Untitled
Abstract: No abstract text available
Text: v5.4 ProASICPLUS ® Flash Family FPGAs Features and Benefits High Performance Routing Hierarchy • • • • High Capacity Commercial and Industrial • • • I/O 75,000 to 1 Million System Gates 27 k to 198 kbits of Two-Port SRAM 66 to 712 User I/Os
|
Original
|
32-Bit
|
PDF
|
JC 201 SC
Abstract: GL324 ProASICPLUS Flash Family FPGAs v3.1
Text: v3.1 TM ProASICPLUS Flash Family FPGAs Fe a t ur es an d B e ne f i ts • 100% Routability and Utilization High C apaci t y I/O • 75,000 to 1 million System Gates • 27k to 198kbits of Two-Port SRAM • 66 to 712 User I/Os Rep ro gra m m able Fl as h T ech nol ogy
|
Original
|
198kbits
JC 201 SC
GL324
ProASICPLUS Flash Family FPGAs v3.1
|
PDF
|
schematic diagram UPS ica
Abstract: TBD 234 V12 schematic diagram UPS 600 Power tree CQFP CQFP352 ProASICPLUS Flash Family FPGAs v3.0
Text: Advanced v1.2 ProASICPLUS Military and Aerospace FPGAs Fe a t ur es an d B e ne f i ts High C apaci t y • 300,000 to 1 million System Gates • 72k to 198kbits of Two-Port SRAM • 158 to 712 User I/Os Rep ro gra m m able Fl as h T ech nol ogy • Operates over Full Military Temperature Range –55°C to
|
Original
|
198kbits
schematic diagram UPS ica
TBD 234 V12
schematic diagram UPS 600 Power tree
CQFP
CQFP352
ProASICPLUS Flash Family FPGAs v3.0
|
PDF
|
rdl 117-a
Abstract: pa-1000b
Text: A d v a n c e d v O .7 ? TM P r o A S IC ^ F la s h F a m ily F P G A s High Performance, Low Skew, Splitable Global Network 100% Routability and Utilization I/O Schmitt-Trigger Option on Every Input Mixed 2.5V/3.3V Support with Individually-Selectable Voltage and Slew Rate
|
OCR Scan
|
198kbits
rdl 117-a
pa-1000b
|
PDF
|