Please enter a valid full or partial manufacturer part number with a minimum of 3 letters or numbers

    SOT1203 Search Results

    SF Impression Pixel

    SOT1203 Price and Stock

    Nexperia LSF0102GSX

    Translation - Voltage Levels LSF0102GS/SOT1203/X2SON8
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    TTI LSF0102GSX Reel 10,000 5,000
    • 1 -
    • 10 -
    • 100 -
    • 1000 -
    • 10000 $0.185
    Buy Now

    Nexperia 74LVC2G08GS-Q100X

    Logic Gates 74LVC2G08GS-Q100/SOT1203/X2SON
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    TTI 74LVC2G08GS-Q100X Reel 5,000 5,000
    • 1 -
    • 10 -
    • 100 -
    • 1000 -
    • 10000 $0.117
    Buy Now

    Nexperia 74AUP3G0434GSX

    Inverters 74AUP3G0434GS/SOT1203/X2SON8
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    TTI 74AUP3G0434GSX Reel 5,000
    • 1 -
    • 10 -
    • 100 -
    • 1000 -
    • 10000 $0.434
    Buy Now

    Nexperia 74AUP3G3404GSX

    Buffers & Line Drivers 74AUP3G3404GS/SOT1203/X2SON8
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    TTI 74AUP3G3404GSX Reel 5,000
    • 1 -
    • 10 -
    • 100 -
    • 1000 -
    • 10000 $0.246
    Buy Now

    Nexperia 74AUP3G07GSX

    Buffers & Line Drivers 74AUP3G07GS/SOT1203/X2SON8
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    TTI 74AUP3G07GSX Reel 5,000
    • 1 -
    • 10 -
    • 100 -
    • 1000 -
    • 10000 $0.233
    Buy Now

    SOT1203 Datasheets (2)

    Part ECAD Model Manufacturer Description Curated Datasheet Type PDF
    SOT1203 NXP Semiconductors extremely thin small outline package; no leads; 8 terminals Original PDF
    SOT1203_115 NXP Semiconductors Standard product orientation 12NC ending 115 Original PDF

    SOT1203 Datasheets Context Search

    Catalog Datasheet MFG & Type Document Tags PDF

    Untitled

    Abstract: No abstract text available
    Text: SOT1203 Standard product orientation 12NC ending 115 Rev. 01 — 28 July 2011 Packing information 1. Packing method Fig. 1 Package version 12NC ending Reel dimensions d x w mm SPQ/PQ (pcs) Reels per box Outer box dimensions l x w x h (mm) SOT1203 115 180 x 8


    Original
    OT1203 OT1203 PDF

    Untitled

    Abstract: No abstract text available
    Text: Package outline XSON8: extremely thin small outline package; no leads; 8 terminals; body 1.35 x 1.0 x 0.35 mm SOT1203 b 1 2 3 4x (2) 4 L L1 e 8 7 6 e1 e1 5 e1 (8×)(2) A1 A D E terminal 1 index area 0.5 Dimensions Unit mm 1 mm scale A(1) A1 b D E e e1 L


    Original
    OT1203 sot1203 PDF

    MARKING V7 6-PIN

    Abstract: No abstract text available
    Text: 74LVC3G14 Triple inverting Schmitt trigger with 5 V tolerant input Rev. 11 — 6 July 2012 Product data sheet 1. General description The 74LVC3G14 provides three inverting buffers with Schmitt trigger input. It is capable of transforming slowly changing input signals into sharply defined, jitter-free output signals.


    Original
    74LVC3G14 74LVC3G14 MARKING V7 6-PIN PDF

    Marking code V7

    Abstract: No abstract text available
    Text: 74LVC2G00 Dual 2-input NAND gate Rev. 11 — 22 June 2012 Product data sheet 1. General description The 74LVC2G00 provides a 2-input NAND gate function. Inputs can be driven from either 3.3 V or 5 V devices. This feature allows the use of these devices as translators in a mixed 3.3 V and 5 V environment.


    Original
    74LVC2G00 74LVC2G00 Marking code V7 PDF

    74LVC2G86

    Abstract: 74LVC2G86DC 74LVC2G86DP 74LVC2G86GM 74LVC2G86GT
    Text: 74LVC2G86 Dual 2-input EXCLUSIVE-OR gate Rev. 8 — 19 October 2010 Product data sheet 1. General description The 74LVC2G86 provides a dual 2-input EXCLUSIVE-OR gate. Inputs can be driven from either 3.3 V or 5 V devices. This feature allows the use of these


    Original
    74LVC2G86 74LVC2G86 74LVC2G86DC 74LVC2G86DP 74LVC2G86GM 74LVC2G86GT PDF

    74LVC1G74DC

    Abstract: 74LVC1G74 74LVC1G74DP 74LVC1G74GD 74LVC1G74GM 74LVC1G74GT
    Text: 74LVC1G74 Single D-type flip-flop with set and reset; positive edge trigger Rev. 9 — 5 August 2010 Product data sheet 1. General description The 74LVC1G74 is a single positive edge triggered D-type flip-flop with individual data D inputs, clock (CP) inputs, set (SD) and reset (RD) inputs, and complementary Q and Q


    Original
    74LVC1G74 74LVC1G74 74LVC1G74DC 74LVC1G74DP 74LVC1G74GD 74LVC1G74GM 74LVC1G74GT PDF

    74AUP2G157DC

    Abstract: 74AUP2G157GT
    Text: 74AUP2G157 Low-power 2-input multiplexer Rev. 4 — 30 July 2010 Product data sheet 1. General description The 74AUP2G157 is a single 2-input multiplexer which select data from two data inputs I0 and I1 under control of a common data select input (S). The state of the common data


    Original
    74AUP2G157 74AUP2G157 74AUP2G157DC 74AUP2G157GT PDF

    74LVC3G07

    Abstract: 74LVC3G07DC 74LVC3G07DP 74LVC3G07GM 74LVC3G07GT
    Text: 74LVC3G07 Triple buffer with open-drain output Rev. 7 — 9 August 2010 Product data sheet 1. General description The 74LVC3G07 provides three non-inverting buffers. The output of the device is an open-drain and can be connected to other open-drain outputs to implement active-LOW wired-OR or active-HIGH wired-AND functions.


    Original
    74LVC3G07 74LVC3G07 74LVC3G07DC 74LVC3G07DP 74LVC3G07GM 74LVC3G07GT PDF

    74LVC2G32

    Abstract: 74LVC2G32DC 74LVC2G32DP 74LVC2G32GM 74LVC2G32GT XSON8 SOT1116
    Text: 74LVC2G32 Dual 2-input OR gate Rev. 8 — 10 November 2010 Product data sheet 1. General description The 74LVC2G32 provides a 2-input OR gate function. Inputs can be driven from either 3.3 V or 5 V devices. This feature allows the use of these devices as translators in a mixed 3.3 V and 5 V environment.


    Original
    74LVC2G32 74LVC2G32 74LVC2G32DC 74LVC2G32DP 74LVC2G32GM 74LVC2G32GT XSON8 SOT1116 PDF

    74AUP2G241

    Abstract: 74AUP2G241DC 74AUP2G241GT
    Text: 74AUP2G241 Low-power dual buffer/line driver; 3-state Rev. 04 — 13 September 2010 Product data sheet 1. General description The 74AUP2G241 provides a dual non-inverting buffer/line driver with 3-state outputs. The 3-state outputs are controlled by the output enable inputs 1OE and 2OE. A HIGH


    Original
    74AUP2G241 74AUP2G241 74AUP2G241DC 74AUP2G241GT PDF

    74LVC2G126

    Abstract: 74LVC2G126DC 74LVC2G126DP 74LVC2G126GD 74LVC2G126GM 74LVC2G126GT
    Text: 74LVC2G126 Dual bus buffer/line driver; 3-state Rev. 9 — 13 September 2010 Product data sheet 1. General description The 74LVC2G126 is a dual non-inverting buffer/line driver with 3-state outputs. Each 3-state output is controlled by an output enable input pin nOE . A LOW-level at pin nOE


    Original
    74LVC2G126 74LVC2G126 74LVC2G126DC 74LVC2G126DP 74LVC2G126GD 74LVC2G126GM 74LVC2G126GT PDF

    74AVC2T45

    Abstract: 74AVC2T45DC 74AVC2T45GT
    Text: 74AVC2T45 Dual-bit, dual-supply voltage level translator/transceiver; 3-state Rev. 5 — 30 November 2010 Product data sheet 1. General description The 74AVC2T45 is a dual-bit, dual-supply transceiver that enables bidirectional level translation. It features two data input-output ports nA and nB , a direction control input


    Original
    74AVC2T45 74AVC2T45 74AVC2T45DC 74AVC2T45GT PDF

    Untitled

    Abstract: No abstract text available
    Text: 74AUP2G08 Low-power dual 2-input AND gate Rev. 5 — 1 December 2011 Product data sheet 1. General description The 74AUP2G08 provides the dual 2-input AND function. Schmitt-trigger action at all inputs makes the circuit tolerant to slower input rise and fall


    Original
    74AUP2G08 74AUP2G08 PDF

    Dual D-type flip-flop positive-edge trigger

    Abstract: No abstract text available
    Text: 74AUP2G79 Low-power dual D-type flip-flop; positive-edge trigger Rev. 6 — 8 December 2011 Product data sheet 1. General description The 74AUP2G79 provides the dual positive-edge triggered D-type flip-flop. Information on the data input nD is transferred to the nQ output on the LOW-to-HIGH transition of the


    Original
    74AUP2G79 74AUP2G79 Dual D-type flip-flop positive-edge trigger PDF

    Untitled

    Abstract: No abstract text available
    Text: 74LVC1G53 2-channel analog multiplexer/demultiplexer Rev. 7 — 6 December 2011 Product data sheet 1. General description The 74LVC1G53 is a low-power, low-voltage, high-speed, Si-gate CMOS device. The 74LVC1G53 provides one analog multiplexer/demultiplexer with a digital select


    Original
    74LVC1G53 74LVC1G53 PDF

    Untitled

    Abstract: No abstract text available
    Text: 74LVC3G04 Triple inverter Rev. 10 — 14 June 2012 Product data sheet 1. General description The 74LVC3G04 provides three inverting buffers. Inputs can be driven from either 3.3 V or 5 V devices. This feature allows the use of these devices as translators in a mixed 3.3 V and 5 V environment.


    Original
    74LVC3G04 74LVC3G04 PDF

    Untitled

    Abstract: No abstract text available
    Text: 74AUP1G885 Low-power dual function gate Rev. 8 — 8 June 2012 Product data sheet 1. General description The 74AUP1G885 provides two functions in one device. The output state of the outputs 1Y, 2Y is determined by the inputs (A, B and C). The output 1Y provides the Boolean


    Original
    74AUP1G885 74AUP1G885 PDF

    Untitled

    Abstract: No abstract text available
    Text: 74AUP2G02 Low-power dual 2-input NOR gate Rev. 6 — 3 August 2012 Product data sheet 1. General description The 74AUP2G02 provides a dual 2-input NOR function. Schmitt trigger action at all inputs makes the circuit tolerant to slower input rise and fall times across the entire VCC range from 0.8 V o 3.6 V.


    Original
    74AUP2G02 74AUP2G02 PDF

    Untitled

    Abstract: No abstract text available
    Text: 74LVC3GU04 Triple inverter Rev. 10 — 6 July 2012 Product data sheet 1. General description The 74LVC3GU04 provides three inverters. Each inverter is a single stage with unbuffered output. Inputs can be driven from either 3.3 V or 5 V devices. These features allow the use of


    Original
    74LVC3GU04 74LVC3GU04 JESD22-A114F JESD22-A115-A PDF

    Untitled

    Abstract: No abstract text available
    Text: 74LVC2G00 Dual 2-input NAND gate Rev. 12 — 8 April 2013 Product data sheet 1. General description The 74LVC2G00 provides a 2-input NAND gate function. Inputs can be driven from either 3.3 V or 5 V devices. This feature allows the use of these devices as translators in a mixed 3.3 V and 5 V environment.


    Original
    74LVC2G00 74LVC2G00 PDF

    Untitled

    Abstract: No abstract text available
    Text: 74LVC1G53 2-channel analog multiplexer/demultiplexer Rev. 9 — 5 April 2013 Product data sheet 1. General description The 74LVC1G53 is a low-power, low-voltage, high-speed, Si-gate CMOS device. The 74LVC1G53 provides one analog multiplexer/demultiplexer with a digital select


    Original
    74LVC1G53 74LVC1G53 PDF

    Untitled

    Abstract: No abstract text available
    Text: 74LVC3G14 Triple inverting Schmitt trigger with 5 V tolerant input Rev. 12 — 9 April 2013 Product data sheet 1. General description The 74LVC3G14 provides three inverting buffers with Schmitt trigger input. It is capable of transforming slowly changing input signals into sharply defined, jitter-free output signals.


    Original
    74LVC3G14 74LVC3G14 PDF

    Untitled

    Abstract: No abstract text available
    Text: 74LVC2G02 Dual 2-input NOR gate Rev. 11 — 8 April 2013 Product data sheet 1. General description The 74LVC2G02 provides a 2-input NOR gate function. Inputs can be driven from either 3.3 V or 5 V devices. This feature allows the use of these devices as translators in a mixed 3.3 V and 5 V environment.


    Original
    74LVC2G02 74LVC2G02 PDF

    Untitled

    Abstract: No abstract text available
    Text: 74AUP2G80 Low-power dual D-type flip-flop; positive-edge trigger Rev. 8 — 21 January 2013 Product data sheet 1. General description The 74AUP2G80 provides the dual positive-edge triggered D-type flip-flop. Information on the data input is transferred to the Q output on the LOW-to-HIGH transition of the clock


    Original
    74AUP2G80 74AUP2G80 PDF