Untitled
Abstract: No abstract text available
Text: SN54LV165A, SN74LV165A PARALLEL-LOAD 8-BIT SHIFT REGISTERS SCLS402C – APRIL 1998 – REVISED MAY 2000 D D D D D EPIC Enhanced-Performance Implanted CMOS Process 2-V to 5.5-V VCC Operation Support Mixed-Mode Voltage Operation on All Ports Latch-Up Performance Exceeds 250 mA Per
|
Original
|
SN54LV165A,
SN74LV165A
SCLS402C
LV165A
CopyrighU001B,
SDYU001N,
SCET004,
SCAU001A,
SCEM132,
|
PDF
|
Untitled
Abstract: No abstract text available
Text: SN54LV165A, SN74LV165A PARALLEL-LOAD 8-BIT SHIFT REGISTERS SCLS402C – APRIL 1998 – REVISED MAY 2000 D D D D D EPIC Enhanced-Performance Implanted CMOS Process 2-V to 5.5-V VCC Operation Support Mixed-Mode Voltage Operation on All Ports Latch-Up Performance Exceeds 250 mA Per
|
Original
|
SN54LV165A,
SN74LV165A
SCLS402C
LV165A
SZZU001B,
SDYU001M,
SCAU001A,
SN74LV165A,
////roarer/root/data13/imaging/BIT.
|
PDF
|
A115-A
Abstract: C101 LV165A SN54LV165A SN74LV165A SN74LV165APWRG3
Text: SN54LV165A, SN74LV165A PARALLEL-LOAD 8-BIT SHIFT REGISTERS SCLS402M − APRIL 1998 − REVISED DECEMBER 2010 D 2-V to 5.5-V VCC Operation D Max tpd of 10.5 ns at 5 V D Support Mixed-Mode Voltage Operation on JESD 17 D ESD Protection Exceeds JESD 22 − 2000-V Human-Body Model A114-A
|
Original
|
SN54LV165A,
SN74LV165A
SCLS402M
000-V
A114-A)
A115-A)
SN54LV165A
A115-A
C101
LV165A
SN54LV165A
SN74LV165A
SN74LV165APWRG3
|
PDF
|
Untitled
Abstract: No abstract text available
Text: SN54LV165A, SN74LV165A PARALLEL-LOAD 8-BIT SHIFT REGISTERS SCLS402C – APRIL 1998 – REVISED MAY 2000 D D D D D EPIC Enhanced-Performance Implanted CMOS Process 2-V to 5.5-V VCC Operation Support Mixed-Mode Voltage Operation on All Ports Latch-Up Performance Exceeds 250 mA Per
|
Original
|
SN54LV165A,
SN74LV165A
SCLS402C
LV165A
SN74LV165AD
SN74LV165ADBR
SN74LV165ADGVR
SN74LV165ADR
SN74LV165APWR
|
PDF
|
LV165A
Abstract: SN54LV165A SN74LV165A
Text: SN54LV165A, SN74LV165A PARALLEL-LOAD 8-BIT SHIFT REGISTERS SCLS402C – APRIL 1998 – REVISED MAY 2000 D D D D D EPIC Enhanced-Performance Implanted CMOS Process 2-V to 5.5-V VCC Operation Support Mixed-Mode Voltage Operation on All Ports Latch-Up Performance Exceeds 250 mA Per
|
Original
|
SN54LV165A,
SN74LV165A
SCLS402C
MIL-STD-883,
SN54LV165A
LV165A
SN54LV165A
SN74LV165A
|
PDF
|
Untitled
Abstract: No abstract text available
Text: SN54LV165A, SN74LV165A PARALLEL-LOAD 8-BIT SHIFT REGISTERS SCLS402L − APRIL 1998 − REVISED MAY 2010 D 2-V to 5.5-V VCC Operation D Max tpd of 10.5 ns at 5 V D Support Mixed-Mode Voltage Operation on JESD 17 D ESD Protection Exceeds JESD 22 − 2000-V Human-Body Model A114-A
|
Original
|
SN54LV165A,
SN74LV165A
SCLS402L
000-V
A114-A)
A115-A)
SN54LV165A
|
PDF
|
lv165a
Abstract: No abstract text available
Text: SN54LV165A, SN74LV165A www.ti.com SCLS402N – APRIL 1998 – REVISED JULY 2013 PARALLEL-LOAD 8-BIT SHIFT REGISTERS Check for Samples: SN54LV165A, SN74LV165A FEATURES DESCRIPTION • • • The ’LV165A devices are parallel-load, 8-bit shift registers designed for 2-V to 5.5-V VCC operation.
|
Original
|
SN54LV165A,
SN74LV165A
SCLS402N
LV165A
000-V
A114-A)
A115-A)
|
PDF
|
Untitled
Abstract: No abstract text available
Text: SN54LV165A, SN74LV165A PARALLELĆLOAD 8ĆBIT SHIFT REGISTERS SCLS402K − APRIL 1998 − REVISED APRIL 2005 D 2-V to 5.5-V VCC Operation D Max tpd of 10.5 ns at 5 V D Support Mixed-Mode Voltage Operation on D All Ports Ioff Supports Partial-Power-Down Mode
|
Original
|
SN54LV165A,
SN74LV165A
SCLS402K
000-V
A114-A)
A115-A)
SN54LV165A
|
PDF
|
Untitled
Abstract: No abstract text available
Text: SN54LV165A, SN74LV165A PARALLELĆLOAD 8ĆBIT SHIFT REGISTERS SCLS402K − APRIL 1998 − REVISED APRIL 2005 D 2-V to 5.5-V VCC Operation D Max tpd of 10.5 ns at 5 V D Support Mixed-Mode Voltage Operation on D All Ports Ioff Supports Partial-Power-Down Mode
|
Original
|
SN54LV165A,
SN74LV165A
SCLS402K
000-V
A114-A)
A115-A)
SN54LV165A
|
PDF
|
Untitled
Abstract: No abstract text available
Text: SN54LV165A, SN74LV165A PARALLEL-LOAD 8-BIT SHIFT REGISTERS SCLS402M − APRIL 1998 − REVISED DECEMBER 2010 D 2-V to 5.5-V VCC Operation D Max tpd of 10.5 ns at 5 V D Support Mixed-Mode Voltage Operation on JESD 17 D ESD Protection Exceeds JESD 22 − 2000-V Human-Body Model A114-A
|
Original
|
SN54LV165A,
SN74LV165A
SCLS402M
000-V
A114-A)
A115-A)
SN54LV165A
|
PDF
|
SN54LV165
Abstract: SN74LV165 SN74LV165D SN74LV165DBLE SN74LV165DR SN74LV165PWLE
Text: SN54LV165, SN74LV165 PARALLEL-LOAD 8-BIT SHIFT REGISTERS SCES007B – MARCH 1995 – REVISED APRIL 1996 D D D D D EPIC Enhanced-Performance Implanted CMOS 2-µ Process Typical VOLP (Output Ground Bounce) < 0.8 V at VCC, TA = 25°C Typical VOHV (Output VOH Undershoot)
|
Original
|
SN54LV165,
SN74LV165
SCES007B
MIL-STD-883C,
JESD-17
300-mil
SN54LV165
SN54LV165
SN74LV165
SN74LV165D
SN74LV165DBLE
SN74LV165DR
SN74LV165PWLE
|
PDF
|
SN54LV165
Abstract: SN74LV165
Text: SN54LV165, SN74LV165 PARALLEL-LOAD 8-BIT SHIFT REGISTERS SCES007B – MARCH 1995 – REVISED APRIL 1996 D D D D D EPIC Enhanced-Performance Implanted CMOS 2-µ Process Typical VOLP (Output Ground Bounce) < 0.8 V at VCC, TA = 25°C Typical VOHV (Output VOH Undershoot)
|
Original
|
SN54LV165,
SN74LV165
SCES007B
MIL-STD-883C,
JESD-17
300-mil
SN54LV165
SN54LV165
SN74LV165
|
PDF
|
Untitled
Abstract: No abstract text available
Text: SN54LV165A, SN74LV165A PARALLELĆLOAD 8ĆBIT SHIFT REGISTERS SCLS402K − APRIL 1998 − REVISED APRIL 2005 D 2-V to 5.5-V VCC Operation D Max tpd of 10.5 ns at 5 V D Support Mixed-Mode Voltage Operation on D All Ports Ioff Supports Partial-Power-Down Mode
|
Original
|
SN54LV165A,
SN74LV165A
SCLS402K
000-V
A114-A)
A115-A)
SN54LV165A
|
PDF
|
Untitled
Abstract: No abstract text available
Text: SN54LV165A, SN74LV165A PARALLEL-LOAD 8-BIT SHIFT REGISTERS SCLS402K − APRIL 1998 − REVISED APRIL 2005 D 2-V to 5.5-V VCC Operation D Max tpd of 10.5 ns at 5 V D Support Mixed-Mode Voltage Operation on D All Ports Ioff Supports Partial-Power-Down Mode Operation
|
Original
|
SN54LV165A,
SN74LV165A
SCLS402K
000-V
A114-A)
A115-A)
SN54LV165A
|
PDF
|
|
Untitled
Abstract: No abstract text available
Text: SN54LV165A, SN74LV165A PARALLEL-LOAD 8-BIT SHIFT REGISTERS SCLS402H – APRIL 1998 – REVISED JANUARY 2003 SN54LV165A . . . J OR W PACKAGE SN74LV165A . . . D, DB, DGV, NS, OR PW PACKAGE TOP VIEW 3 14 4 13 5 12 6 11 7 10 8 9 VCC CLK INH D C B A SER QH CLK
|
Original
|
SN54LV165A,
SN74LV165A
SCLS402H
000-V
A114-A)
A115-A)
SN54LV165A
|
PDF
|
Untitled
Abstract: No abstract text available
Text: SN54LV165, SN74LV165 PARALLEL-LOAD 8-BIT SHIFT REGISTERS SCES007B – MARCH 1995 – REVISED APRIL 1996 D D D D D EPIC Enhanced-Performance Implanted CMOS 2-µ Process Typical VOLP (Output Ground Bounce) < 0.8 V at VCC, TA = 25°C Typical VOHV (Output VOH Undershoot)
|
Original
|
SN54LV165,
SN74LV165
SCES007B
MIL-STD-883C,
JESD-17
300-mil
SN54LV165
|
PDF
|
Untitled
Abstract: No abstract text available
Text: SN54LV165A, SN74LV165A PARALLEL-LOAD 8-BIT SHIFT REGISTERS SCLS402M − APRIL 1998 − REVISED DECEMBER 2010 D Latch-Up Performance Exceeds 250 mA Per D 2-V to 5.5-V VCC Operation D Max tpd of 10.5 ns at 5 V D Support Mixed-Mode Voltage Operation on D JESD 17
|
Original
|
SN54LV165A,
SN74LV165A
SCLS402M
000-V
A114-A)
A115-A)
SN54LV165A
|
PDF
|
Untitled
Abstract: No abstract text available
Text: SN54LV165A, SN74LV165A www.ti.com SCLS402N – APRIL 1998 – REVISED JULY 2013 PARALLEL-LOAD 8-BIT SHIFT REGISTERS Check for Samples: SN54LV165A, SN74LV165A FEATURES DESCRIPTION • • • The ’LV165A devices are parallel-load, 8-bit shift registers designed for 2-V to 5.5-V VCC operation.
|
Original
|
SN54LV165A,
SN74LV165A
SCLS402N
000-V
A114-A)
A115-A)
LV165A
|
PDF
|
Untitled
Abstract: No abstract text available
Text: SN54LV165A, SN74LV165A PARALLELĆLOAD 8ĆBIT SHIFT REGISTERS SCLS402K − APRIL 1998 − REVISED APRIL 2005 D 2-V to 5.5-V VCC Operation D Max tpd of 10.5 ns at 5 V D Support Mixed-Mode Voltage Operation on D All Ports Ioff Supports Partial-Power-Down Mode
|
Original
|
SN54LV165A,
SN74LV165A
SCLS402K
000-V
A114-A)
A115-A)
SN54LV165A
|
PDF
|
74lv165a
Abstract: lv165a A115-A C101 SN54LV165A SN74LV165A SN74LV165ARGYR LV165
Text: SN54LV165A, SN74LV165A PARALLELĆLOAD 8ĆBIT SHIFT REGISTERS SCLS402K − APRIL 1998 − REVISED APRIL 2005 D 2-V to 5.5-V VCC Operation D Max tpd of 10.5 ns at 5 V D Support Mixed-Mode Voltage Operation on D All Ports Ioff Supports Partial-Power-Down Mode
|
Original
|
SN54LV165A,
SN74LV165A
SCLS402K
SN54LV165A
74lv165a
lv165a
A115-A
C101
SN54LV165A
SN74LV165A
SN74LV165ARGYR
LV165
|
PDF
|
A115-A
Abstract: C101 SN54LV165A SN74LV165A SN74LV165ARGYR
Text: SN54LV165A, SN74LV165A PARALLELĆLOAD 8ĆBIT SHIFT REGISTERS SCLS402K − APRIL 1998 − REVISED APRIL 2005 D 2-V to 5.5-V VCC Operation D Max tpd of 10.5 ns at 5 V D Support Mixed-Mode Voltage Operation on D All Ports Ioff Supports Partial-Power-Down Mode
|
Original
|
SN54LV165A,
SN74LV165A
SCLS402K
SN54LV165A
A115-A
C101
SN54LV165A
SN74LV165A
SN74LV165ARGYR
|
PDF
|
A115-A
Abstract: C101 SN54LV165A SN74LV165A SN74LV165ARGYR
Text: SN54LV165A, SN74LV165A PARALLELĆLOAD 8ĆBIT SHIFT REGISTERS SCLS402K − APRIL 1998 − REVISED APRIL 2005 D 2-V to 5.5-V VCC Operation D Max tpd of 10.5 ns at 5 V D Support Mixed-Mode Voltage Operation on D All Ports Ioff Supports Partial-Power-Down Mode
|
Original
|
SN54LV165A,
SN74LV165A
SCLS402K
SN54LV165A
A115-A
C101
SN54LV165A
SN74LV165A
SN74LV165ARGYR
|
PDF
|
lv165a
Abstract: SN54LV165A SN74LV165A SN74LV165ARGYR A115-A C101
Text: SN54LV165A, SN74LV165A PARALLELĆLOAD 8ĆBIT SHIFT REGISTERS SCLS402K − APRIL 1998 − REVISED APRIL 2005 D 2-V to 5.5-V VCC Operation D Max tpd of 10.5 ns at 5 V D Support Mixed-Mode Voltage Operation on D All Ports Ioff Supports Partial-Power-Down Mode
|
Original
|
SN54LV165A,
SN74LV165A
SCLS402K
SN54LV165A
lv165a
SN54LV165A
SN74LV165A
SN74LV165ARGYR
A115-A
C101
|
PDF
|
25x16v
Abstract: No abstract text available
Text: SN54LV165, SN74LV165 PARALLEL-LOAD 8-BIT SHIFT REGISTERS SCES007B - MARCH 1996 - REVISED APRIL 1996 EPIC Enhanced-Performance Implanted CMOS 2-n Process typical Vq l p (Output Ground Bounce) < 0.8 V at V c c . Ta = 25°C Typical V q h v (Output V q h Undershoot)
|
OCR Scan
|
SN54LV165,
SN74LV165
SCES007B
SN54LV165.
SN74LV165
MIL-STD-883C,
JESD-17
25x16v
|
PDF
|