Please enter a valid full or partial manufacturer part number with a minimum of 3 letters or numbers

    XCV1000E Search Results

    SF Impression Pixel

    XCV1000E Price and Stock

    AMD XCV1000E-6FG680I

    IC FPGA 512 I/O 680FTEBGA
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    DigiKey XCV1000E-6FG680I Tray
    • 1 -
    • 10 -
    • 100 -
    • 1000 -
    • 10000 -
    Buy Now

    AMD XCV1000E-8FG680C

    IC FPGA 512 I/O 680FTEBGA
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    DigiKey XCV1000E-8FG680C Tray
    • 1 -
    • 10 -
    • 100 -
    • 1000 -
    • 10000 -
    Buy Now

    AMD XCV1000E-6FG900C

    IC FPGA 660 I/O 900FBGA
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    DigiKey XCV1000E-6FG900C Tray
    • 1 -
    • 10 -
    • 100 -
    • 1000 -
    • 10000 -
    Buy Now

    AMD XCV1000E-6BG560C

    IC FPGA 404 I/O 560MBGA
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    DigiKey XCV1000E-6BG560C Tray
    • 1 -
    • 10 -
    • 100 -
    • 1000 -
    • 10000 -
    Buy Now

    AMD XCV1000E-7FG680C

    IC FPGA 512 I/O 680FTEBGA
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    DigiKey XCV1000E-7FG680C Tray
    • 1 -
    • 10 -
    • 100 -
    • 1000 -
    • 10000 -
    Buy Now

    XCV1000E Datasheets (132)

    Part ECAD Model Manufacturer Description Curated Type PDF
    XCV1000E Xilinx Virtex-E 1.8 V Field Programmable Gate Arrays Original PDF
    XCV1000E-6BG240C Xilinx Virtex-E 1.8 V Field Programmable Gate Arrays Original PDF
    XCV1000E-6BG240I Xilinx Virtex-E 1.8 V Field Programmable Gate Arrays Original PDF
    XCV1000E-6BG560C Xilinx FPGA 1000000 SYSTEM GATE 1.8 VOLT - NOT RECOMMENDED for NEW DESIGN Original PDF
    XCV1000E-6BG560C Xilinx Virtex-E 1.8V field programmable gate array. Original PDF
    XCV1000E-6BG560C Xilinx Embedded - FPGAs (Field Programmable Gate Array), Integrated Circuits (ICs), IC FPGA 404 I/O 560MBGA Original PDF
    XCV1000E-6BG560I Xilinx Virtex-E 1.8V field programmable gate array. Original PDF
    XCV1000E-6BG560I Xilinx FPGA 1000000 SYSTEM GATE 1.8 VOLT - NOT RECOMMENDED for NEW DESIGN Original PDF
    XCV1000E-6BG560I Xilinx Embedded - FPGAs (Field Programmable Gate Array), Integrated Circuits (ICs), IC FPGA 404 I/O 560MBGA Original PDF
    XCV1000E-6BGG560C Xilinx IC FPGA 27648LU 331777GATE 1.8V 560PBGA Original PDF
    XCV1000E-6BGG560C Xilinx XCV1000E-6BGG560C - NOT RECOMMENDED for NEW DESIGN Original PDF
    XCV1000E-6BGG560CES Xilinx IC FPGA 27648LU 331777GATE 1.8V 560PBGA Original PDF
    XCV1000E-6BGG560I Xilinx IC FPGA 27648LU 331777GATE 1.8V 560PBGA Original PDF
    XCV1000E-6BGG560I Xilinx XCV1000E-6BGG560I - NOT RECOMMENDED for NEW DESIGN Original PDF
    XCV1000E-6FG1156C Xilinx Virtex-E 1.8V field programmable gate array. Original PDF
    XCV1000E-6FG1156C Xilinx FPGA 1000000 SYSTEM GATE 1.8 VOLT - NOT RECOMMENDED for NEW DESIGN Original PDF
    XCV1000E-6FG1156C Xilinx Embedded - FPGAs (Field Programmable Gate Array), Integrated Circuits (ICs), IC FPGA 660 I/O 1156FBGA Original PDF
    XCV1000E-6FG1156I Xilinx FPGA 1000000 SYSTEM GATE 1.8 VOLT - NOT RECOMMENDED for NEW DESIGN Original PDF
    XCV1000E-6FG1156I Xilinx Virtex-E 1.8V field programmable gate array. Original PDF
    XCV1000E-6FG1156I Xilinx Embedded - FPGAs (Field Programmable Gate Array), Integrated Circuits (ICs), IC FPGA 660 I/O 1156FBGA Original PDF
    ...

    XCV1000E Datasheets Context Search

    Catalog Datasheet MFG & Type PDF Document Tags

    LVDSEXT-25

    Abstract: BLVDS-25 LVDSEXT25 bga 896 BGA 31 x 31 mm XC2V80 XC2V8000 XC2V40 XC2V250 XC2V500
    Text: XILINX VIRTEX FPGAs http://www.xilinx.com/products/platform/ Pins Body Size I/O’s 204 348 396 564 852 88 120 200 264 432 528 624 720 912 1104 1296 XCV812E XCV405E XCV3200E XCV2600E XCV2000E V-EM 1.8V XCV1600E XCV1000E XCV600E XCV400E XCV300E XCV200E XCV100E


    Original
    PDF XC2V250 XC2V500 XC2VP20 XC2VP50 XC2V40 XC2V80 XC2V1000 XC2V1500 XC2V2000 XC2V3000 LVDSEXT-25 BLVDS-25 LVDSEXT25 bga 896 BGA 31 x 31 mm XC2V8000

    qfn 3x3 tray dimension

    Abstract: XCDAISY BFG95 XC5VLX330T-1FF1738I pcb footprint FS48, and FSG48 WS609 jedec so8 Wire bond gap XC3S400AN-4FG400I FFG676 XC4VLX25 cmos 668 fcbga
    Text: Device Package User Guide [Guide Subtitle] [optional] UG112 v3.5 November 6, 2009 [optional] R R Xilinx is disclosing this user guide, manual, release note, and/or specification (the "Documentation") to you solely for use in the development of designs to operate with Xilinx hardware devices. You may not reproduce, distribute, republish, download, display, post, or transmit the


    Original
    PDF UG112 UG072, UG075, XAPP427, qfn 3x3 tray dimension XCDAISY BFG95 XC5VLX330T-1FF1738I pcb footprint FS48, and FSG48 WS609 jedec so8 Wire bond gap XC3S400AN-4FG400I FFG676 XC4VLX25 cmos 668 fcbga

    virtex ucf file 6

    Abstract: vhdl code for parity checker vhdl code for 3 bit parity checker VME to isa bridge vme bus specification vhdl verilog code for pci to pci bridge verilog code for pci express vhdl code for multiplexer 64 to 1 using 8 to 1 virtex user guide 1999 PCI64
    Text: PCI64 Virtex Interface V 3.0 November 1, 1999 Data Sheet R LogiCORE Facts Core Specifics Xilinx Inc. 2100 Logic Drive San Jose, CA 95124 Phone: +1 408-559-7778 Fax: +1 408-377-3259 E-mail: Techsupport: support.xilinx.com Feedback: logicore@xilinx.com URL:


    Original
    PDF PCI64 64-bit, virtex ucf file 6 vhdl code for parity checker vhdl code for 3 bit parity checker VME to isa bridge vme bus specification vhdl verilog code for pci to pci bridge verilog code for pci express vhdl code for multiplexer 64 to 1 using 8 to 1 virtex user guide 1999

    SRL16E

    Abstract: SRL16 XIP2004 XIP2005 XIP2006 XIP2007 XIP2008 SRL16Es binaryencoded Ternary CAM
    Text: Content-Addressable Memory V3.0 March 14, 2002 Product Specification DIN[n:0] WR_ADDR[m:0] DATA_MASK[n:0] Xilinx Inc. 2100 Logic Drive San Jose, CA 95124 Phone: +1 408-559-7778 Fax: +1 408-559-7114 E-mail: logicore@xilinx.com URL: www.xilinx.com/ipcenter Support: www.support.xilinx.com


    Original
    PDF XIP2004 SRL16E SRL16 XIP2004 XIP2005 XIP2006 XIP2007 XIP2008 SRL16Es binaryencoded Ternary CAM

    cpld 95108

    Abstract: XCV200-6PQ240C XCV1000E-6HQ240C XCV800-6HQ240C XCV100E-6PQ240C XCV200E-6PQ240C XCV300E-6PQ240C XCV400E-6HQ240C XCV50-6PQ240C XCV50E-6PQ240C
    Text: GVA-270 Virtex -E DSP Hardware Accelerator Revision A April 3, 2000 GV & Associates, Inc. 23540 Oriente Way Ramona, CA 92065 USA Phone: +1 760-789-7015 Fax: +1 760-789-7015 E-mail: loop@gvassociates.com Web: www.gvassociates.com Features • • • •


    Original
    PDF GVA-270 40-bit 65MHz 12-Bit AD6640) AD9762) XCV1000E6HQ240C 120MSPS cpld 95108 XCV200-6PQ240C XCV1000E-6HQ240C XCV800-6HQ240C XCV100E-6PQ240C XCV200E-6PQ240C XCV300E-6PQ240C XCV400E-6HQ240C XCV50-6PQ240C XCV50E-6PQ240C

    sis 968

    Abstract: vhdl code for complex multiplication and addition 200E 300E 400E 600E PCI33 3 bit right left shift register verilog vHDL prog
    Text: Virtex -E 1.8 V Field Programmable Gate Arrays R DS022-2 v2.3 November 9, 2001 Preliminary Product Specification Architectural Description Virtex-E Array The Virtex-E user-programmable gate array, shown in Figure 1, comprises two major configurable elements: configurable logic blocks (CLBs) and input/output blocks (IOBs).


    Original
    PDF DS022-2 XCV2600E XCV3200E DS022-1, DS022-2, DS022-3, DS022-4, sis 968 vhdl code for complex multiplication and addition 200E 300E 400E 600E PCI33 3 bit right left shift register verilog vHDL prog

    diode T25-4

    Abstract: IC AN214 N345 pioneer amplifier an214 XCV1600E ac3 amplifier circuit diagram AN214 amplifier horizontal driver transistor D155 K235 XCV300E-6PQ240C
    Text: Virtex -E 1.8 V Field Programmable Gate Arrays R DS022-1 v2.2 November 9, 2001 Preliminary Product Specification Features • • • • • Fast, High-Density 1.8 V FPGA Family - Densities from 58 k to 4 M system gates - 130 MHz internal performance (four LUT levels)


    Original
    PDF DS022-1 32/64-bit, 66-MHz FG1156 XCV3200E DS022-1, DS022-2, DS022-4 DS022-3, diode T25-4 IC AN214 N345 pioneer amplifier an214 XCV1600E ac3 amplifier circuit diagram AN214 amplifier horizontal driver transistor D155 K235 XCV300E-6PQ240C

    limit switch cam type

    Abstract: XCV1000E Ternary CAM EP20K1000E EP20K200 EP20K200E EP20K200E-1 ternary altera 48 fpga security cam
    Text: CAM Comparison: APEX 20KE vs. Virtex-E Devices Technical Brief 61 December 1999, ver. 1 Introduction Altera Corporation 101 Innovation Drive San Jose, CA 95134 408 544-7000 http://www.altera.com https://websupport.altera.com Content-addressable memory (CAM) is a memory technology that searches for data by


    Original
    PDF EP20K200 limit switch cam type XCV1000E Ternary CAM EP20K1000E EP20K200E EP20K200E-1 ternary altera 48 fpga security cam

    LM3874-Adj

    Abstract: N CHANNEL MOSFET 10A 1000V CoolRunner-II CPLD LM2727 LM2737 LM2742 LM2743 LM2744 LM2745 LM2746
    Text: 適用於 Xilinx FPGA 的模擬技術設計指南 Power Expert . . 2 適用於 FPGA 的電源 管理解決方案 . . 3-19 適用於 FPGA 的高速 接口解決方案 . . 20-21 適用於 FPGA 及 CPLD 的 JTAG 測試方案 . 22-23


    Original
    PDF OT-223 OT-23 O-220 O-263 LM3874-Adj N CHANNEL MOSFET 10A 1000V CoolRunner-II CPLD LM2727 LM2737 LM2742 LM2743 LM2744 LM2745 LM2746

    BGA432

    Abstract: XAPP233 full subtractor implementation using multiplexer CAT16-LV4F12 CAT16-PT4F4 CK311 XAPP230 XAPP232 X23310
    Text: Application Note: Virtex-E Family Multi-Channel 622 Mb/s LVDS Data Transfer for Virtex-E Devices R XAPP233 v1.2 January 6, 2001 Author: Brian Von Herzen, Ph.D. & Jon Brunetti Summary Virtex -E devices provide dedicated on-chip differential receivers between adjacent user I/O


    Original
    PDF XAPP233 BGA432 XAPP233 full subtractor implementation using multiplexer CAT16-LV4F12 CAT16-PT4F4 CK311 XAPP230 XAPP232 X23310

    Field Programmable Gate Arrays

    Abstract: DS022-1 XCV1000E XCV100E MB 300E FPGA Virtex 6 pin configuration XCV1600E XCV2000E XCV200E XCV300E
    Text: Virtex -E 1.8 V Field Programmable Gate Arrays R DS022-1 v2.3 July 17, 2002 Production Product Specification Features • • • • • Fast, High-Density 1.8 V FPGA Family - Densities from 58 k to 4 M system gates - 130 MHz internal performance (four LUT levels)


    Original
    PDF DS022-1 32/64-bit, 66-MHz DS022-1, DS022-2, DS022-3, DS022-4, Field Programmable Gate Arrays DS022-1 XCV1000E XCV100E MB 300E FPGA Virtex 6 pin configuration XCV1600E XCV2000E XCV200E XCV300E

    XAPP137

    Abstract: FPGA Virtex 6 pin configuration XAPP138 CF75h XAPP132 XAPP139 XC4000 XC4000X XC4000XLA XCV50
    Text: Application Note: Virtex Series Virtex FPGA Series Configuration and Readback R XAPP138 v2.5 November 5, 2001 Summary This application note is offered as complementary text to the configuration section of the Virtex data sheet. It is strongly recommended that the Virtex data sheets be reviewed prior to


    Original
    PDF XAPP138 XCV1000 XAPP137 FPGA Virtex 6 pin configuration XAPP138 CF75h XAPP132 XAPP139 XC4000 XC4000X XC4000XLA XCV50

    XCV100

    Abstract: XCV100E XCV150 XCV200 XCV300 XCV400 XCV50 XCV50E VHDL87 VHDL-93
    Text: Single Port Block Memory V1.0 May 28, 1999 Product Specification R ADDR[m : 0] DI[n : 0] Xilinx Inc. 2100 Logic Drive San Jose, CA 95124 Phone: +1 408-559-7778 Fax: +1 408-559-7114 URL: www.xilinx.com/support/techsup/appinfo www.xilinx.com/ipcenter WE DO[n : 0]


    Original
    PDF x9021 XCV100 XCV100E XCV150 XCV200 XCV300 XCV400 XCV50 XCV50E VHDL87 VHDL-93

    XAPP233

    Abstract: XAPP230 CAT16-LV4F12 CAT16-PT4F4 CK311 XAPP232 X23310 cc8cled
    Text: Application Note: Virtex-E Family R XAPP233 v1.1 July 30, 2000 Multi-Channel 622 Mb/s LVDS Data Transfer for Virtex-E Devices Author: Brian Von Herzen, Ph.D. & Jon Brunetti Summary Virtex -E devices provide dedicated on-chip differential receivers between adjacent user I/O


    Original
    PDF XAPP233 XAPP233 XAPP230 CAT16-LV4F12 CAT16-PT4F4 CK311 XAPP232 X23310 cc8cled

    XC2V80

    Abstract: XCV300E XCV1000E
    Text: Reference Software Software Solutions Version 3 Development Systems Quick Reference Guide Xilinx development systems give you the speed you need. With the initial release of our version 3 solutions, Xilinx place-and-route times are as fast as two minutes for our 200,000-gate XC2S200 Spartan -II device, and 30 minutes for our one-million-gate,


    Original
    PDF 000-gate XC2S200 XCV1000E XC2V80 XCV50E XCV50 XC9500 XC4000E/L XC4000XL/XLA XC4020 XCV300E

    XC2S200

    Abstract: XCV1000E
    Text: Reference QPRO QPRO QML-Certified FPGAs and PROMs The Xilinx QPRO family of Radiation Hardened FPGAs and PROMs are finding homes in many new satellite and space applications. Both the XQR4000XL and XQVR Virtex products are being designed into space systems that will utilize reconfigurable technology. Numerous communications and GPS satellites, space probe, and


    Original
    PDF XQR4000XL XCV1000E XCV3200E XCV405EM XCV812EM XC2S200) XC9500 XC4000E/L/EX XC4000XL/XLA XC4020) XC2S200

    PC44

    Abstract: SO20 VQ44 XC17V00 XC18V00 XC2VP20 XC2VP30 XC2VP40
    Text: XC18V00 Series In-System Programmable Configuration PROMs R DS026 v5.0 April 5, 2004 Features • Product Specification • Dual configuration modes - Serial Slow/Fast configuration (up to 33 MHz) - Parallel (up to 264 Mb/s at 33 MHz) In-system programmable 3.3V PROMs for


    Original
    PDF XC18V00 DS026 XC18V04 XC18V02, XC18V01 XC18V512, PC44 SO20 VQ44 XC17V00 XC2VP20 XC2VP30 XC2VP40

    FPGA Virtex 6

    Abstract: aj4 diode IO-L93N v1-3 F1 AB29 AG29 ak27 diode PCI33 XAPP235 XCV200
    Text: Application Note: Virtex-E Families R Virtex Package Compatibility Guide XAPP235 v1.3 June 20, 2000 Summary This package compatibility guide describes the pinouts and established guidelines for package compatibility between the Virtex family and the Virtex-E and Virtex-E Extended Memory


    Original
    PDF XAPP235 FG900 XCV1000E XCV812E XCV1000E L264N L264P L279N L279P FPGA Virtex 6 aj4 diode IO-L93N v1-3 F1 AB29 AG29 ak27 diode PCI33 XAPP235 XCV200

    SO-G8

    Abstract: 17128E xc1736e xilinx 8 pin dip HW-130 SO20 XC1700 XC1700E XC1701 Xilinx 17128
    Text: Product Obsolete or Under Obsolescence < B L R DS027 v3.5 June 25, 2008 XC1700E, XC1700EL, and XC1700L Series Configuration PROMs Product Specification 8 Features • One-time programmable (OTP) read-only memory designed to store configuration bitstreams of Xilinx


    Original
    PDF DS027 XC1700E, XC1700EL, XC1700L XC1700E XC1700L 20-pin 44pin 44-pin SO-G8 17128E xc1736e xilinx 8 pin dip HW-130 SO20 XC1700 XC1701 Xilinx 17128

    GSR 10,8

    Abstract: DLL5 BG432 ic 404 BB112 equivalent
    Text: Virtex -E 1.8 V Field Programmable Gate Arrays R DS022-1 v2.0 April 2, 2001 Preliminary Product Specification Features • • • • • Fast, High-Density 1.8 V FPGA Family - Densities from 58 Kb to 4 Mb system gates - 130 MHz internal performance (four LUT levels)


    Original
    PDF DS022-1 32/64-bit, 66-MHz DS022-1, DS022-3, DS022-2, DS022-4, DS022-4 GSR 10,8 DLL5 BG432 ic 404 BB112 equivalent

    XC2S150pq208

    Abstract: xc2s50-pq208 XCV1000EFG680-6C XC2S150PQ208-5C XC2S200ePQ208 XC2S300EPQ208-6C xcv1000efg680 XCV300BG432 2S50E-PQ208-6C XC3S1000-FG456-4C
    Text: LogiCORE PCI32 Interface v3.0 DS206 October 28, 2003 Introduction Data Sheet, v3.0.116 LogiCORE Facts With the Xilinx LogiCORE PCI Interface, a designer can build a customized, fully PCI 2.3-compliant core with the highest possible sustained performance, 528 Mbytes/sec.


    Original
    PDF PCI32 DS206 32-bit, 32-bit 64/32-bit PC32/33 XC2S150pq208 xc2s50-pq208 XCV1000EFG680-6C XC2S150PQ208-5C XC2S200ePQ208 XC2S300EPQ208-6C xcv1000efg680 XCV300BG432 2S50E-PQ208-6C XC3S1000-FG456-4C

    XCF04S

    Abstract: xcf16pfs XCF32P-VOG48 XCF02S RELIABILITY REPORT 48-pin TSOP Package VO48 Xilinx Spartan-II 2.5V FPGA Family FSG48 XCF02S pcb
    Text: 47 Platform Flash In-System Programmable Configuration PROMs R DS123 v2.13.1 April 3, 2008 Product Specification Features • In-System Programmable PROMs for Configuration of Xilinx FPGAs • ♦ 3.3V Supply Voltage Low-Power Advanced CMOS NOR Flash Process


    Original
    PDF DS123 XCF04S xcf16pfs XCF32P-VOG48 XCF02S RELIABILITY REPORT 48-pin TSOP Package VO48 Xilinx Spartan-II 2.5V FPGA Family FSG48 XCF02S pcb

    xcf16pfs

    Abstract: Xilinx XCF04S XCF01S XC2V80 DS026
    Text: Platform Flash In-System Programmable Configuration PROMs R DS123 v2.3 May 7, 2004 Preliminary Product Specification Features • In-System Programmable PROMs for Configuration of Xilinx FPGAs • Low-Power Advanced CMOS FLASH Process • Endurance of 20,000 Program/Erase Cycles


    Original
    PDF DS123 xcf16pfs Xilinx XCF04S XCF01S XC2V80 DS026

    XC3S250E design guide

    Abstract: csb 485 E2
    Text: <BL Blue> R DS123 v2.11 February 1, 2007 Platform Flash In-System Programmable Configuration PROMs Product Specification Features • • In-System Programmable PROMs for Configuration of Xilinx FPGAs ♦ • 3.3V supply voltage Low-Power Advanced CMOS NOR FLASH Process


    Original
    PDF DS123 LVCMOS25 XC3S250E design guide csb 485 E2